soc/intel/alderlake: Add ADL-P 4+4 with 28W TDP
[coreboot.git] / src / include / spd_bin.h
blobd0cdefcac14746cef2768dd97574b4b01fcca8a0
1 /* SPDX-License-Identifier: GPL-2.0-only */
3 #ifndef SPD_BIN_H
4 #define SPD_BIN_H
6 #include <stdint.h>
7 #include <commonlib/region.h>
9 #define SPD_PAGE_LEN 256
10 #define SPD_PAGE_LEN_DDR4 512
11 #define SPD_PAGE_0 (0x6C >> 1)
12 #define SPD_PAGE_1 (0x6E >> 1)
13 #define SPD_DRAM_TYPE 2
14 #define SPD_DRAM_DDR3 0x0B
15 #define SPD_DRAM_LPDDR3_INTEL 0xF1
16 #define SPD_DRAM_LPDDR3_JEDEC 0x0F
17 #define SPD_DRAM_DDR4 0x0C
18 #define SPD_DRAM_LPDDR4 0x10
19 #define SPD_DRAM_LPDDR4X 0x11
20 #define SPD_DRAM_DDR5 0x12
21 #define SPD_DRAM_LPDDR5 0x13
22 #define SPD_DRAM_LPDDR5X 0x15
23 #define SPD_DENSITY_BANKS 4
24 #define SPD_ADDRESSING 5
25 #define SPD_SN_LEN 4
26 #define DDR3_ORGANIZATION 7
27 #define DDR3_BUS_DEV_WIDTH 8
28 #define DDR4_ORGANIZATION 12
29 #define DDR4_BUS_DEV_WIDTH 13
30 #define DDR3_SPD_PART_OFF 128
31 #define DDR3_SPD_PART_LEN 18
32 #define DDR3_SPD_SN_OFF 122
33 #define LPDDR3_SPD_PART_OFF 128
34 #define LPDDR3_SPD_PART_LEN 18
35 #define DDR4_SPD_PART_OFF 329
36 #define DDR4_SPD_PART_LEN 20
37 #define DDR4_SPD_SN_OFF 325
39 struct spd_block {
40 u8 addr_map[CONFIG_DIMM_MAX]; /* 7 bit I2C addresses */
41 u8 *spd_array[CONFIG_DIMM_MAX];
42 /* Length of each dimm */
43 u16 len;
46 void print_spd_info(uint8_t spd[]);
47 uintptr_t spd_cbfs_map(u8 spd_index);
48 void dump_spd_info(struct spd_block *blk);
49 void get_spd_smbus(struct spd_block *blk);
52 * get_spd_sn returns the SODIMM serial number. It only supports DDR3 and DDR4.
53 * return CB_SUCCESS, sn is the serial number and sn=0xffffffff if the dimm is not present.
54 * return CB_ERR, if dram_type is not supported or addr is a zero.
56 enum cb_err get_spd_sn(u8 addr, u32 *sn);
58 /* expects SPD size to be 128 bytes, reads from "spd.bin" in CBFS and
59 verifies the checksum. Only available if CONFIG_DIMM_SPD_SIZE == 128. */
60 int read_ddr3_spd_from_cbfs(u8 *buf, int idx);
61 #endif