1 chip soc
/intel
/cannonlake
3 register
"common_soc_config" = "{
5 .speed = I2C_SPEED_FAST,
11 # CPU
(soc
/intel
/cannonlake
/cpu.c
)
13 register
"power_limits_config" = "{
14 .tdp_pl1_override = 20,
15 .tdp_pl2_override = 30,
18 # Enable Enhanced Intel SpeedStep
19 register
"eist_enable" = "1"
21 # FSP Memory
(soc
/intel
/cannonlake
/romstage
/fsp_params.c
)
22 register
"SaGv" = "SaGv_Enabled"
23 register
"enable_c6dram" = "1"
25 # FSP Silicon
(soc
/intel
/cannonlake
/fsp_params.c
)
27 register
"SerialIoDevMode" = "{
28 [PchSerialIoIndexI2C0] = PchSerialIoPci,
29 [PchSerialIoIndexUART2] = PchSerialIoPci,
33 register
"AcousticNoiseMitigation" = "1"
36 register
"PchPmSlpS3MinAssert" = "3" #
50ms
37 register
"PchPmSlpS4MinAssert" = "1" #
1s
38 register
"PchPmSlpSusMinAssert" = "2" #
500ms
39 register
"PchPmSlpAMinAssert" = "4" #
2s
42 register
"tcc_offset" = "12"
44 # Serial IRQ Continuous
45 register
"serirq_mode" = "SERIRQ_CONTINUOUS"
47 # PM Util
(soc
/intel
/cannonlake
/pmutil.c
)
49 # Note that GPE events called out in ASL code rely on this
50 # route. i.e.
If this route changes
then the affected GPE
51 # offset bits also need
to be changed.
52 register
"gpe0_dw0" = "PMC_GPP_C"
53 register
"gpe0_dw1" = "PMC_GPP_D"
54 register
"gpe0_dw2" = "PMC_GPP_E"
57 device cpu_cluster
0 on
end
60 device pci
00.0 on
end # Host Bridge
61 device pci
02.0 on # Integrated Graphics Device
62 register
"gfx" = "GMA_STATIC_DISPLAYS(0)"
64 device pci
04.0 on # SA Thermal device
65 register
"Device4Enable" = "1"
67 device pci
12.0 on
end # Thermal Subsystem
68 device pci
12.5 off
end # UFS SCS
69 device pci
12.6 off
end # GSPI #
2
70 device pci
13.0 off
end # Integrated Sensor Hub
71 device pci
14.0 on # USB xHCI
73 register
"usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # USB
-A
74 register
"usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" #
3G
/ LTE
75 register
"usb2_ports[2]" = "USB2_PORT_TYPE_C(OC_SKIP)" # USB
-C
76 register
"usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # USB
-A
77 register
"usb2_ports[6]" = "USB2_PORT_MAX(OC_SKIP)" # Camera
78 register
"usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
80 register
"usb3_ports[0]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB
-A
81 register
"usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" #
4G on galp3
-c
, NC on darp5
82 register
"usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB
-C
83 register
"usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB
-A
84 register
"usb3_ports[4]" = "USB3_PORT_EMPTY" # Used by TBT
85 register
"usb3_ports[5]" = "USB3_PORT_EMPTY" # Used by TBT
87 device pci
14.1 off
end # USB xDCI
(OTG
)
88 device pci
14.3 on # CNVi wifi
89 chip drivers
/wifi
/generic
90 register
"wake" = "PME_B0_EN_BIT"
91 device generic
0 on
end
94 device pci
14.5 off
end # SDCard
95 device pci
15.0 on
end # I2C #
0
96 device pci
15.1 off
end # I2C #
1
97 device pci
15.2 off
end # I2C #
2
98 device pci
15.3 off
end # I2C #
3
99 device pci
16.0 on
end # Management Engine Interface
1
100 device pci
16.1 off
end # Management Engine Interface
2
101 device pci
16.2 off
end # Management Engine IDE
-R
102 device pci
16.3 off
end # Management Engine KT Redirection
103 device pci
16.4 off
end # Management Engine Interface
3
104 device pci
16.5 off
end # Management Engine Interface
4
105 device pci
17.0 on # SATA
106 register
"SataPortsEnable[0]" = "1"
107 register
"SataPortsEnable[2]" = "1"
109 device pci
19.0 off
end # I2C #
4
110 device pci
19.1 off
end # I2C #
5
111 device pci
19.2 on
end # UART #
2
112 device pci
1a
.0 off
end # eMMC
113 device pci
1c
.0 on
end # PCI Express Port
1
114 device pci
1c
.1 off
end # PCI Express Port
2
115 device pci
1c
.2 off
end # PCI Express Port
3
116 device pci
1c
.3 off
end # PCI Express Port
4
117 device pci
1c
.4 on # PCI Express Port
5
118 # PCI Express Root port #
5 x4
, Clock
4 (TBT
)
119 register
"PcieRpEnable[4]" = "1"
120 register
"PcieRpLtrEnable[4]" = "1"
121 register
"PcieRpHotPlug[4]" = "1"
122 register
"PcieClkSrcUsage[4]" = "4"
123 register
"PcieClkSrcClkReq[4]" = "4"
125 device pci
1c
.5 off
end # PCI Express Port
6
126 device pci
1c
.6 off
end # PCI Express Port
7
127 device pci
1c
.7 off
end # PCI Express Port
8
128 device pci
1d
.0 on # PCI Express Port
9
129 # PCI Express Root port #
9 x1
, Clock
3 (LAN
)
130 register
"PcieRpEnable[8]" = "1"
131 register
"PcieRpLtrEnable[8]" = "1"
132 register
"PcieClkSrcUsage[3]" = "8"
133 register
"PcieClkSrcClkReq[3]" = "3"
135 device pci
1d
.1 on # PCI Express Port
10
136 # PCI Express Root port #
10 x1
, Clock
2 (WLAN
)
137 register
"PcieRpEnable[9]" = "1"
138 register
"PcieRpLtrEnable[9]" = "0"
139 register
"PcieClkSrcUsage[2]" = "9"
140 register
"PcieClkSrcClkReq[2]" = "2"
142 device pci
1d
.2 off
end # PCI Express Port
11
143 device pci
1d
.3 off
end # PCI Express Port
12
144 device pci
1d
.4 on # PCI Express Port
13
145 # PCI Express Root port #
13 x4
, Clock
5 (NVMe
)
146 register
"PcieRpEnable[12]" = "1"
147 register
"PcieRpLtrEnable[12]" = "1"
148 register
"PcieClkSrcUsage[5]" = "12"
149 register
"PcieClkSrcClkReq[5]" = "5"
151 device pci
1d
.5 off
end # PCI Express Port
14
152 device pci
1d
.6 off
end # PCI Express Port
15
153 device pci
1d
.7 off
end # PCI Express Port
16
154 device pci
1e
.0 off
end # UART #
0
155 device pci
1e
.1 off
end # UART #
1
156 device pci
1e
.2 off
end # GSPI #
0
157 device pci
1e
.3 off
end # GSPI #
1
158 device pci
1f
.0 on # LPC Interface
159 register
"gen1_dec" = "0x000c0081"
160 register
"gen2_dec" = "0x00040069"
161 register
"gen3_dec" = "0x00fc0e01"
162 register
"gen4_dec" = "0x00fc0f01"
163 chip drivers
/pc80
/tpm
164 device pnp
0c31.0 on
end
167 device pci
1f
.1 off
end # P2SB
168 device pci
1f
.2 hidden
end # Power Management Controller
169 device pci
1f
.3 on # Intel HDA
170 register
"PchHdaAudioLinkHda" = "1"
171 register
"PchHdaAudioLinkDmic0" = "1"
172 register
"PchHdaAudioLinkDmic1" = "1"
174 device pci
1f
.4 on
end # SMBus
175 device pci
1f
.5 on
end # PCH SPI
176 device pci
1f
.6 off
end # GbE