soc/intel/xeon_sp: Modify FSP-T code caching parameters
commit34473ea6c9ee63de46b04b46cc47ef4aa5bae2b7
authorJohnny Lin <johnny_lin@wiwynn.com>
Wed, 18 Mar 2020 02:23:26 +0000 (18 10:23 +0800)
committerAndrey Petrov <andrey.petrov@gmail.com>
Thu, 19 Mar 2020 17:43:18 +0000 (19 17:43 +0000)
treeb58d446167f4a033ae773287f2b7fd8f13b540a2
parente82b02c004e94c4f6016543088f99120be415ff3
soc/intel/xeon_sp: Modify FSP-T code caching parameters

Use CACHE_ROM_BASE and CACHE_ROM_SIZE for code caching
parameters.

Tested on OCP Tioga Pass.

Change-Id: Ibba133d9f8fdfbdfae9a0e8e698356a3ca9ba424
Signed-off-by: Johnny Lin <johnny_lin@wiwynn.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/39625
Reviewed-by: Nico Huber <nico.h@gmx.de>
Reviewed-by: Andrey Petrov <anpetrov@fb.com>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
src/soc/intel/xeon_sp/bootblock/bootblock.c