3 * Copyright 2013 Google Inc.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * 3. The name of the author may not be used to endorse or promote products
14 * derived from this software without specific prior written permission.
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * cache.c: Cache maintenance routines for ARM64-A and ARM64-R
30 * Reference: ARM64 Architecture Reference Manual, ARM64-A and ARM64-R edition
35 #include <arch/cache.h>
36 #include <arch/lib_helpers.h>
38 void tlb_invalidate_all(void)
40 /* TLBIALL includes dTLB and iTLB on systems that have them. */
55 unsigned int dcache_line_bytes(void)
58 static unsigned int line_bytes
= 0;
63 ccsidr
= raw_read_ccsidr_el1();
64 /* [2:0] - Indicates (Log2(number of words in cache line)) - 2 */
65 line_bytes
= 1 << ((ccsidr
& 0x7) + 2); /* words per line */
66 line_bytes
*= sizeof(unsigned int); /* bytes per word */
72 * Do a dcache operation by virtual address. This is useful for
73 * maintaining coherency in drivers which do DMA transfers and only need to
74 * perform cache maintenance on a particular memory range rather than the
77 static void dcache_op_va(void const *addr
, size_t len
, enum dcache_op op
)
79 unsigned long line
, linesize
;
81 linesize
= dcache_line_bytes();
82 line
= (uintptr_t)addr
& ~(linesize
- 1);
85 while (line
< (uintptr_t)addr
+ len
) {
104 void dcache_clean_by_mva(void const *addr
, size_t len
)
106 dcache_op_va(addr
, len
, OP_DCCVAC
);
109 void dcache_clean_invalidate_by_mva(void const *addr
, size_t len
)
111 dcache_op_va(addr
, len
, OP_DCCIVAC
);
114 void dcache_invalidate_by_mva(void const *addr
, size_t len
)
116 dcache_op_va(addr
, len
, OP_DCIVAC
);
119 void cache_sync_instructions(void)
121 uint32_t sctlr
= raw_read_sctlr_el2();
123 dcache_clean_all(); /* includes trailing DSB (assembly) */
124 else if (sctlr
& SCTLR_I
)
125 dcache_clean_invalidate_all();
126 icache_invalidate_all(); /* includes leading DSB and trailing ISB */
129 void arch_program_segment_loaded(void const *addr
, size_t len
)
131 dcache_clean_invalidate_by_mva(addr
, len
);
132 icache_invalidate_all();