mb/google/fatcat: Suppress unnecessary extra space in device trees
[coreboot2.git] / src / northbridge / intel / sandybridge / bootblock.c
blob421c561109280455b1fd76fa821b1dcb0308f31f
1 /* SPDX-License-Identifier: GPL-2.0-only */
3 #include <arch/bootblock.h>
4 #include <assert.h>
5 #include <device/pci_ops.h>
6 #include <types.h>
8 #include "sandybridge.h"
10 static uint32_t encode_pciexbar_length(void)
12 switch (CONFIG_ECAM_MMCONF_BUS_NUMBER) {
13 case 256: return 0 << 1;
14 case 128: return 1 << 1;
15 case 64: return 2 << 1;
16 default: return dead_code_t(uint32_t);
20 void bootblock_early_northbridge_init(void)
23 * The "io" variant of the config access is explicitly used to setup the
24 * PCIEXBAR because CONFIG(ECAM_MMCONF_SUPPORT) is set to true. That way, all
25 * subsequent non-explicit config accesses use MCFG. This code also assumes
26 * that bootblock_northbridge_init() is the first thing called in the non-asm
27 * boot block code. The final assumption is that no assembly code is using the
28 * CONFIG(ECAM_MMCONF_SUPPORT) option to do PCI config accesses.
30 * The PCIEXBAR is assumed to live in the memory mapped IO space under 4GiB.
32 const uint32_t reg32 = CONFIG_ECAM_MMCONF_BASE_ADDRESS | encode_pciexbar_length() | 1;
33 pci_io_write_config32(HOST_BRIDGE, PCIEXBAR + 4, 0);
34 pci_io_write_config32(HOST_BRIDGE, PCIEXBAR, reg32);