1 /* SPDX-License-Identifier: GPL-2.0-only */
3 #include <baseboard/gpio.h>
4 #include <baseboard/variants.h>
5 #include <commonlib/helpers.h>
7 /* Pad configuration in ramstage */
8 /* Leave eSPI pins untouched from default settings */
9 static const struct pad_config gpio_table
[] = {
10 /* RCIN# */ PAD_NC(GPP_A0
, NONE
), /* TP308 */
16 /* SERIRQ */ PAD_NC(GPP_A6
, NONE
), /* TP331 */
17 /* PIRQA# */ PAD_NC(GPP_A7
, NONE
), /* TP104 */
18 /* CLKRUN# */ PAD_NC(GPP_A8
, NONE
), /* TP329 */
20 /* CLKOUT_LPC1 */ PAD_NC(GPP_A10
, NONE
), /* TP188 */
21 /* PME# */ PAD_NC(GPP_A11
, NONE
), /* TP149 */
22 /* BM_BUSY# */ PAD_NC(GPP_A12
, NONE
),
23 /* SUSWARN# */ PAD_CFG_GPI_GPIO_DRIVER(GPP_A13
, NONE
,
24 DEEP
), /* eSPI mode */
26 /* SUSACK# */ PAD_NC(GPP_A15
, NONE
), /* TP150 */
27 /* SD_1P8_SEL */ PAD_NC(GPP_A16
, NONE
),
28 /* SD_PWR_EN# */ PAD_NC(GPP_A17
, NONE
),
29 /* ISH_GP0 */ PAD_CFG_GPO(GPP_A18
, 0, DEEP
), /* 7322_OE */
30 /* ISH_GP1 */ PAD_CFG_GPI_GPIO_DRIVER(GPP_A19
, NONE
, DEEP
), /* HDPO */
31 /* ISH_GP2 */ PAD_NC(GPP_A20
, NONE
),
32 /* ISH_GP3 */ PAD_NC(GPP_A21
, NONE
),
33 /* ISH_GP4 */ PAD_NC(GPP_A22
, NONE
),
34 /* ISH_GP5 */ PAD_CFG_GPO(GPP_A23
, 1, DEEP
), /* PCH_SPK_EN */
36 /* CORE_VID0 */ PAD_NC(GPP_B0
, NONE
), /* TP156 */
37 /* CORE_VID1 */ PAD_NC(GPP_B1
, NONE
),
38 /* VRALERT# */ PAD_NC(GPP_B2
, NONE
), /* TP152 */
39 /* CPU_GP2 */ PAD_CFG_GPO(GPP_B3
, 0, DEEP
), /* TOUCHSCREEN_RST# */
40 /* CPU_GP3 */ PAD_CFG_GPO(GPP_B4
, 1, DEEP
), /* PCH_TS_EN */
41 /* SRCCLKREQ0# */ PAD_CFG_NF(GPP_B5
, NONE
, DEEP
,
42 NF1
), /* CLK_PCIE_LAN_REQ# */
43 /* SRCCLKREQ1# */ PAD_CFG_NF(GPP_B6
, NONE
, DEEP
,
44 NF1
), /* PCIE_CLKREQ_SSD# */
45 /* SRCCLKREQ2# */ PAD_CFG_NF(GPP_B7
, NONE
, DEEP
,
46 NF1
), /* PCIE_CLKREQ_NGFF1# */
47 /* SRCCLKREQ3# */ PAD_NC(GPP_B8
, NONE
), /* TP333 */
48 /* SRCCLKREQ4# */ PAD_NC(GPP_B9
, NONE
), /* TP139 */
49 /* SRCCLKREQ5# */ PAD_CFG_NF(GPP_B10
, NONE
, DEEP
,
50 NF1
), /* PCIE_CLKREQ_WLAN# */
51 /* EXT_PWR_GATE# */ PAD_CFG_NF(GPP_B11
, NONE
, DEEP
, NF1
), /* MPHY_EXT_PWR */
52 /* SLP_S0# */ PAD_CFG_NF(GPP_B12
, NONE
, DEEP
, NF1
), /* PM_SLP_S0# */
53 /* PLTRST# */ PAD_CFG_NF(GPP_B13
, NONE
, DEEP
, NF1
), /* PCI_PLTRST# */
54 /* SPKR */ PAD_CFG_NF(GPP_B14
, NONE
, DEEP
, NF1
), /* SPKR */
55 /* GSPI0_CS# */ PAD_CFG_NF(GPP_B15
, NONE
, DEEP
,
56 NF1
), /* PCH_SPI_H1_3V3_CS_L */
57 /* GSPI0_CLK */ PAD_CFG_NF(GPP_B16
, NONE
, DEEP
,
58 NF1
), /* PCH_SPI_H1_3V3_CLK */
59 /* GSPI0_MISO */ PAD_CFG_NF(GPP_B17
, NONE
, DEEP
,
60 NF1
), /* PCH_SPI_H1_3V3_MISO */
61 /* GSPI0_MOSI */ PAD_CFG_NF(GPP_B18
, NONE
, DEEP
,
62 NF1
), /* PCH_SPI_H1_3V3_MOSI */
63 /* GSPI1_CS# */ PAD_NC(GPP_B19
, NONE
), /* TP111 */
64 /* GSPI1_CLK */ PAD_CFG_GPI_GPIO_DRIVER(GPP_B20
, UP_20K
,
65 DEEP
), /* VR_DISABLE_L */
66 /* GSPI1_MISO */ PAD_CFG_GPI_GPIO_DRIVER(GPP_B21
, UP_20K
,
67 DEEP
), /* HWA_TRST_N */
68 /* GSPI1_MOSI */ PAD_NC(GPP_B22
, NONE
), /* GSPI1_MOSI */
69 /* SML1ALERT# */ PAD_NC(GPP_B23
, NONE
), /* TP141 */
71 /* SMBCLK */ PAD_CFG_NF(GPP_C0
, NONE
, DEEP
, NF1
), /* PCH_MBCLK0_R */
72 /* SMBDATA */ PAD_CFG_NF(GPP_C1
, NONE
, DEEP
, NF1
), /* PCH_MBDAT0_R */
73 /* SMBALERT# */ PAD_NC(GPP_C2
, NONE
),
74 /* SML0CLK */ PAD_NC(GPP_C3
, NONE
),
75 /* SML0DATA */ PAD_NC(GPP_C4
, NONE
),
76 /* SML0ALERT# */ PAD_CFG_NF(GPP_C5
, NONE
, DEEP
, NF1
),
77 /* SM1CLK */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C6
, UP_20K
,
79 /* SM1DATA */ PAD_NC(GPP_C7
, NONE
), /* TP310 */
80 /* UART0_RXD */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C8
, UP_20K
,
82 /* UART0_TXD */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C9
, UP_20K
,
84 /* UART0_RTS# */ PAD_CFG_GPO(GPP_C10
, 1, DEEP
), /* V3P3_CCD_EN */
85 /* UART0_CTS# */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C11
, UP_20K
,
87 /* UART1_RXD */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C12
, NONE
,
89 /* UART1_TXD */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C13
, NONE
,
91 /* UART1_RTS# */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C14
, NONE
,
93 /* UART1_CTS# */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C15
, NONE
,
95 /* I2C0_SDA */ PAD_CFG_NF(GPP_C16
, NONE
, DEEP
, NF1
),
96 /* I2C0_SCL */ PAD_CFG_NF(GPP_C17
, NONE
, DEEP
, NF1
),
97 /* I2C1_SDA */ PAD_NC(GPP_C18
, NONE
),
98 /* I2C1_SCL */ PAD_NC(GPP_C19
, NONE
),
99 /* UART2_RXD */ PAD_CFG_NF(GPP_C20
, NONE
, DEEP
, NF1
), /* SERVO */
100 /* UART2_TXD */ PAD_CFG_NF(GPP_C21
, NONE
, DEEP
, NF1
), /* SERVO */
101 /* UART2_RTS# */ PAD_NC(GPP_C22
, NONE
), /* TP309 */
102 /* UART2_CTS# */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C23
, NONE
,
103 DEEP
), /* SCREW_SPI_WP_STATUS */
105 /* SPI1_CS# */ PAD_NC(GPP_D0
, NONE
), /* TP259 */
106 /* SPI1_CLK */ PAD_NC(GPP_D1
, NONE
), /* TP260 */
107 /* SPI1_MISO */ PAD_NC(GPP_D2
, NONE
), /* TP261 */
108 /* SPI1_MOSI */ PAD_NC(GPP_D3
, NONE
), /* TP262 */
109 /* FASHTRIG */ PAD_NC(GPP_D4
, NONE
), /* TP153 */
110 /* ISH_I2C0_SDA */ PAD_CFG_NF(GPP_D5
, NONE
, DEEP
,
111 NF1
), /* PCH_I2C0_8625_SDA */
112 /* ISH_I2C0_SCL */ PAD_CFG_NF(GPP_D6
, NONE
, DEEP
,
113 NF1
), /* PCH_I2C0_8625_SCL */
114 /* ISH_I2C1_SDA */ PAD_NC(GPP_D7
, NONE
),
115 /* ISH_I2C1_SCL */ PAD_NC(GPP_D8
, NONE
),
116 /* ISH_SPI_CS# */ PAD_CFG_GPI_APIC_HIGH(GPP_D9
, NONE
, PLTRST
), /* HP_IRQ_GPIO */
117 /* ISH_SPI_CLK */ PAD_CFG_GPI_GPIO_DRIVER(GPP_D10
, NONE
,
119 /* ISH_SPI_MISO */ PAD_CFG_GPI_GPIO_DRIVER(GPP_D11
, NONE
,
121 /* ISH_SPI_MOSI */ PAD_CFG_GPI_GPIO_DRIVER(GPP_D12
, NONE
,
123 /* ISH_UART0_RXD */ PAD_NC(GPP_D13
, NONE
),
124 /* ISH_UART0_TXD */ PAD_NC(GPP_D14
, NONE
),
125 /* ISH_UART0_RTS# */ PAD_NC(GPP_D15
, NONE
),
126 /* ISH_UART0_CTS# */ PAD_NC(GPP_D16
, NONE
),
127 /* DMIC_CLK1 */ PAD_NC(GPP_D17
, NONE
),
128 /* DMIC_DATA1 */ PAD_NC(GPP_D18
, NONE
),
129 /* DMIC_CLK0 */ PAD_CFG_NF(GPP_D19
, NONE
, DEEP
,
130 NF1
), /* PCH_DMIC_CLK0 */
131 /* DMIC_DATA0 */ PAD_CFG_NF(GPP_D20
, NONE
, DEEP
,
132 NF1
), /* PCH_DMIC_DATA0 */
133 /* SPI1_IO2 */ PAD_NC(GPP_D21
, NONE
), /* TP257 */
134 /* SPI1_IO3 */ PAD_CFG_GPO(GPP_D22
, 1, DEEP
), /* BOOT_BEEP_OVERRIDE */
135 /* I2S_MCLK */ PAD_CFG_NF(GPP_D23
, NONE
, DEEP
, NF1
), /* I2S_MCLK */
137 /* SATAXPCI0 */ PAD_CFG_GPI_APIC(GPP_E0
, NONE
, PLTRST
, LEVEL
,
138 INVERT
), /* H1_PCH_INT_ODL */
139 /* SATAXPCIE1 */ PAD_CFG_NF(GPP_E1
, NONE
, DEEP
,
140 NF1
), /* MB_PCIE_SATA#_DET */
141 /* SATAXPCIE2 */ PAD_CFG_NF(GPP_E2
, UP_20K
, DEEP
,
142 NF1
), /* DB_PCIE_SATA#_DET */
143 /* CPU_GP0 */ PAD_NC(GPP_E3
, NONE
),
144 /* SATA_DEVSLP0 */ PAD_NC(GPP_E4
, NONE
), /* TP103 */
145 /* SATA_DEVSLP1 */ PAD_CFG_NF(GPP_E5
, NONE
, DEEP
, NF1
), /* DEVSLP1_MB */
146 /* SATA_DEVSLP2 */ PAD_NC(GPP_E6
, NONE
), /* DEVSLP2_DB */
147 /* CPU_GP1 */ PAD_CFG_GPI_APIC(GPP_E7
, NONE
, PLTRST
, LEVEL
,
148 NONE
), /* TOUCHSCREEN_INT# */
149 /* SATALED# */ PAD_NC(GPP_E8
, NONE
), /* TP314 */
150 /* USB2_OCO# */ PAD_CFG_NF(GPP_E9
, NONE
, DEEP
, NF1
), /* USB-C */
151 /* USB2_OC1# */ PAD_CFG_NF(GPP_E10
, NONE
, DEEP
,
152 NF1
), /* Rear Dual-Stack USB Ports */
153 /* USB2_OC2# */ PAD_CFG_NF(GPP_E11
, NONE
, DEEP
,
154 NF1
), /* Front USB Ports */
155 /* USB2_OC3# */ PAD_CFG_NF(GPP_E12
, NONE
, DEEP
,
156 NF1
), /* Rear Single USB Port */
157 /* DDPB_HPD0 */ PAD_CFG_NF(GPP_E13
, NONE
, DEEP
,
158 NF1
), /* INT_HDMI_HPD */
159 /* DDPC_HPD1 */ PAD_CFG_NF(GPP_E14
, NONE
, DEEP
,
161 /* DDPD_HPD2 */ PAD_NC(GPP_E15
, NONE
), /* TP325 */
162 /* DDPE_HPD3 */ PAD_NC(GPP_E16
, NONE
), /* TP326 */
163 /* EDP_HPD */ PAD_CFG_NF(GPP_E17
, NONE
, DEEP
, NF1
),
164 /* DDPB_CTRLCLK */ PAD_CFG_NF(GPP_E18
, NONE
, DEEP
,
165 NF1
), /* HDMI_DDCCLK_SW */
166 /* DDPB_CTRLDATA */ PAD_CFG_NF(GPP_E19
, DN_20K
, DEEP
,
167 NF1
), /* HDMI_DDCCLK_DATA */
168 /* DDPC_CTRLCLK */ PAD_CFG_NF(GPP_E20
, NONE
, DEEP
, NF1
), /* CRT CLK */
169 /* DDPC_CTRLDATA */ PAD_CFG_NF(GPP_E21
, NONE
, DEEP
, NF1
), /* CRT DATA */
170 /* DDPD_CTRLCLK */ PAD_CFG_GPO(GPP_E22
, 1, DEEP
), /* DP_RST_L */
171 /* DDPD_CTRLDATA */ PAD_CFG_GPO(GPP_E23
, 1, DEEP
), /* DP_PD_L */
173 /* I2S2_SCLK */ PAD_CFG_GPI_GPIO_DRIVER(GPP_F0
, NONE
,
174 DEEP
), /* I2S_2_BCLK */
175 /* I2S2_SFRM */ PAD_CFG_GPI_GPIO_DRIVER(GPP_F1
, NONE
,
176 DEEP
), /* I2S_2_FS_LRC */
177 /* I2S2_TXD */ PAD_CFG_GPI_GPIO_DRIVER(GPP_F2
, NONE
,
178 DEEP
), /* I2S_2_TX_DAC */
179 /* I2S2_RXD */ PAD_NC(GPP_F3
, NONE
), /* TP189 */
180 /* I2C2_SDA */ PAD_CFG_NF(GPP_F4
, NONE
, DEEP
,
181 NF1
), /* PCH_I2C2_H1_3V3_SDA */
182 /* I2C2_SCL */ PAD_CFG_NF(GPP_F5
, NONE
, DEEP
,
183 NF1
), /* PCH_I2C2_H1_3V3_SCL */
184 /* I2C3_SDA */ PAD_NC(GPP_F6
, NONE
),
185 /* I2C3_SCL */ PAD_NC(GPP_F7
, NONE
),
186 /* I2C4_SDA */ PAD_NC(GPP_F8
, NONE
),
187 /* I2C4_SCL */ PAD_NC(GPP_F9
, NONE
),
188 /* I2C5_SDA */ PAD_CFG_NF_1V8(GPP_F10
, NONE
, DEEP
,
189 NF1
), /* PCH_I2C2_AUDIO_1V8_SDA */
190 /* I2C5_SCL */ PAD_CFG_NF_1V8(GPP_F11
, NONE
, DEEP
,
191 NF1
), /* PCH_I2C2_AUDIO_1V8_SCL */
192 /* EMMC_CMD */ PAD_NC(GPP_F12
, NONE
),
193 /* EMMC_DATA0 */ PAD_NC(GPP_F13
, NONE
),
194 /* EMMC_DATA1 */ PAD_NC(GPP_F14
, NONE
),
195 /* EMMC_DATA2 */ PAD_NC(GPP_F15
, NONE
),
196 /* EMMC_DATA3 */ PAD_NC(GPP_F16
, NONE
),
197 /* EMMC_DATA4 */ PAD_NC(GPP_F17
, NONE
),
198 /* EMMC_DATA5 */ PAD_NC(GPP_F18
, NONE
),
199 /* EMMC_DATA6 */ PAD_NC(GPP_F19
, NONE
),
200 /* EMMC_DATA7 */ PAD_NC(GPP_F20
, NONE
),
201 /* EMMC_RCLK */ PAD_NC(GPP_F21
, NONE
),
202 /* EMMC_CLK */ PAD_NC(GPP_F22
, NONE
),
203 /* RSVD */ PAD_NC(GPP_F23
, NONE
),
205 /* SD_CMD */ PAD_NC(GPP_G0
, NONE
),
206 /* SD_DATA0 */ PAD_NC(GPP_G1
, NONE
),
207 /* SD_DATA1 */ PAD_NC(GPP_G2
, NONE
),
208 /* SD_DATA2 */ PAD_NC(GPP_G3
, NONE
),
209 /* SD_DATA3 */ PAD_NC(GPP_G4
, NONE
),
210 /* SD_CD# */ PAD_NC(GPP_G5
, NONE
),
211 /* SD_CLK */ PAD_NC(GPP_G6
, NONE
),
212 /* SD_WP */ PAD_NC(GPP_G7
, NONE
), /* TP292 */
214 /* BATLOW# */ PAD_NC(GPD0
, NONE
), /* TP148 */
215 /* ACPRESENT */ PAD_CFG_NF(GPD1
, NONE
, DEEP
, NF1
), /* PCH_ACPRESENT */
216 /* LAN_WAKE# */ PAD_CFG_NF(GPD2
, NONE
, DEEP
, NF1
), /* EC_PCH_WAKE# */
217 /* PWRBTN# */ PAD_CFG_NF(GPD3
, UP_20K
, DEEP
, NF1
), /* PCH_PWRBTN# */
218 /* SLP_S3# */ PAD_CFG_NF(GPD4
, NONE
, DEEP
, NF1
), /* PM_SLP_S3# */
219 /* SLP_S4# */ PAD_CFG_NF(GPD5
, NONE
, DEEP
, NF1
), /* PM_SLP_S4# */
220 /* SLP_A# */ PAD_NC(GPD6
, NONE
), /* TP147 */
221 /* RSVD */ PAD_NC(GPD7
, NONE
),
222 /* SUSCLK */ PAD_CFG_NF(GPD8
, NONE
, DEEP
, NF1
), /* SUS_CLK */
223 /* SLP_WLAN# */ PAD_NC(GPD9
, NONE
), /* TP146 */
224 /* SLP_S5# */ PAD_NC(GPD10
, NONE
), /* TP143 */
225 /* LANPHYC */ PAD_NC(GPD11
, NONE
),
228 /* Early pad configuration in bootblock */
229 static const struct pad_config early_gpio_table
[] = {
230 /* GSPI0_CS# */ PAD_CFG_NF(GPP_B15
, NONE
, DEEP
,
231 NF1
), /* PCH_SPI_H1_3V3_CS_L */
232 /* GSPI0_CLK */ PAD_CFG_NF(GPP_B16
, NONE
, DEEP
,
233 NF1
), /* PCH_SPI_H1_3V3_CLK */
234 /* GSPI0_MISO */ PAD_CFG_NF(GPP_B17
, NONE
, DEEP
,
235 NF1
), /* PCH_SPI_H1_3V3_MISO */
236 /* GSPI0_MOSI */ PAD_CFG_NF(GPP_B18
, NONE
, DEEP
,
237 NF1
), /* PCH_SPI_H1_3V3_MOSI */
238 /* SATAXPCI0 */ PAD_CFG_GPI_APIC(GPP_E0
, NONE
, PLTRST
, LEVEL
,
239 INVERT
), /* H1_PCH_INT_ODL */
240 /* Ensure UART pins are in native mode for H1. */
241 /* UART2_RXD */ PAD_CFG_NF(GPP_C20
, NONE
, DEEP
, NF1
), /* SERVO */
242 /* UART2_TXD */ PAD_CFG_NF(GPP_C21
, NONE
, DEEP
, NF1
), /* SERVO */
243 /* UART2_CTS# */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C23
, NONE
,
244 DEEP
), /* SCREW_SPI_WP_STATUS */
245 /* SATAXPCIE1 */ PAD_CFG_NF(GPP_E1
, NONE
, DEEP
,
246 NF1
), /* MB_PCIE_SATA#_DET */
247 /* SATA_DEVSLP1 */ PAD_CFG_NF(GPP_E5
, NONE
, DEEP
, NF1
), /* DEVSLP1_MB */
249 /* SM1CLK */ PAD_CFG_GPI_GPIO_DRIVER(GPP_C6
, UP_20K
,
250 DEEP
), /* EC_IN_RW */
253 const struct pad_config
*variant_gpio_table(size_t *num
)
255 *num
= ARRAY_SIZE(gpio_table
);
259 const struct pad_config
*variant_early_gpio_table(size_t *num
)
261 *num
= ARRAY_SIZE(early_gpio_table
);
262 return early_gpio_table
;