mb/google/brya: Create rull variant
[coreboot2.git] / src / mainboard / google / sarien / dsdt.asl
blob27c9be98ca4a6e813e38a2f4d32bfd91636ddb61
1 /* SPDX-License-Identifier: GPL-2.0-only */
3 #include <variant/ec.h>
5 #include <acpi/acpi.h>
6 DefinitionBlock(
7         "dsdt.aml",
8         "DSDT",
9         ACPI_DSDT_REV_2,
10         OEM_ID,
11         ACPI_TABLE_CREATOR,
12         0x20110725
15         #include <acpi/dsdt_top.asl>
16         #include <soc/intel/common/block/acpi/acpi/platform.asl>
17         #include <soc/intel/common/block/acpi/acpi/globalnvs.asl>
18         #include <cpu/intel/common/acpi/cpu.asl>
20         Scope (\_SB) {
21                 Device (PCI0)
22                 {
23                         #include <soc/intel/common/block/acpi/acpi/northbridge.asl>
24                         #include <soc/intel/cannonlake/acpi/southbridge.asl>
25                 }
26                 /* Per board variant mainboard hooks. */
27                 #include <variant/acpi/mainboard.asl>
28         }
30         #include <southbridge/intel/common/acpi/sleepstates.asl>
32 #if CONFIG(EC_GOOGLE_WILCO)
33         /* ChromeOS Embedded Controller */
34         Scope (\_SB.PCI0.LPCB)
35         {
36                 /* ACPI code for EC SuperIO functions */
37                 #include <ec/google/wilco/acpi/superio.asl>
38                 /* ACPI code for EC functions */
39                 #include <ec/google/wilco/acpi/ec.asl>
40         }
41 #endif
43         /* Dynamic Platform Thermal Framework */
44         Scope (\_SB)
45         {
46                 /* Per board variant specific definitions. */
47                 #include <variant/acpi/dptf.asl>
48                 /* Include common dptf ASL files */
49                 #include <soc/intel/common/acpi/dptf/dptf.asl>
50         }