x86/topology: Fix function name in documentation
[cris-mirror.git] / drivers / infiniband / hw / hfi1 / pcie.c
blob83d66e862207c6f7a31ab5e7eac48a441b82e115
1 /*
2 * Copyright(c) 2015 - 2017 Intel Corporation.
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
7 * GPL LICENSE SUMMARY
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
18 * BSD LICENSE
20 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
48 #include <linux/pci.h>
49 #include <linux/io.h>
50 #include <linux/delay.h>
51 #include <linux/vmalloc.h>
52 #include <linux/aer.h>
53 #include <linux/module.h>
55 #include "hfi.h"
56 #include "chip_registers.h"
57 #include "aspm.h"
59 /* link speed vector for Gen3 speed - not in Linux headers */
60 #define GEN1_SPEED_VECTOR 0x1
61 #define GEN2_SPEED_VECTOR 0x2
62 #define GEN3_SPEED_VECTOR 0x3
65 * This file contains PCIe utility routines.
69 * Code to adjust PCIe capabilities.
71 static void tune_pcie_caps(struct hfi1_devdata *);
74 * Do all the common PCIe setup and initialization.
75 * devdata is not yet allocated, and is not allocated until after this
76 * routine returns success. Therefore dd_dev_err() can't be used for error
77 * printing.
79 int hfi1_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent)
81 int ret;
83 ret = pci_enable_device(pdev);
84 if (ret) {
86 * This can happen (in theory) iff:
87 * We did a chip reset, and then failed to reprogram the
88 * BAR, or the chip reset due to an internal error. We then
89 * unloaded the driver and reloaded it.
91 * Both reset cases set the BAR back to initial state. For
92 * the latter case, the AER sticky error bit at offset 0x718
93 * should be set, but the Linux kernel doesn't yet know
94 * about that, it appears. If the original BAR was retained
95 * in the kernel data structures, this may be OK.
97 hfi1_early_err(&pdev->dev, "pci enable failed: error %d\n",
98 -ret);
99 goto done;
102 ret = pci_request_regions(pdev, DRIVER_NAME);
103 if (ret) {
104 hfi1_early_err(&pdev->dev,
105 "pci_request_regions fails: err %d\n", -ret);
106 goto bail;
109 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
110 if (ret) {
112 * If the 64 bit setup fails, try 32 bit. Some systems
113 * do not setup 64 bit maps on systems with 2GB or less
114 * memory installed.
116 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
117 if (ret) {
118 hfi1_early_err(&pdev->dev,
119 "Unable to set DMA mask: %d\n", ret);
120 goto bail;
122 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
123 } else {
124 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
126 if (ret) {
127 hfi1_early_err(&pdev->dev,
128 "Unable to set DMA consistent mask: %d\n", ret);
129 goto bail;
132 pci_set_master(pdev);
133 (void)pci_enable_pcie_error_reporting(pdev);
134 goto done;
136 bail:
137 hfi1_pcie_cleanup(pdev);
138 done:
139 return ret;
143 * Clean what was done in hfi1_pcie_init()
145 void hfi1_pcie_cleanup(struct pci_dev *pdev)
147 pci_disable_device(pdev);
149 * Release regions should be called after the disable. OK to
150 * call if request regions has not been called or failed.
152 pci_release_regions(pdev);
156 * Do remaining PCIe setup, once dd is allocated, and save away
157 * fields required to re-initialize after a chip reset, or for
158 * various other purposes
160 int hfi1_pcie_ddinit(struct hfi1_devdata *dd, struct pci_dev *pdev)
162 unsigned long len;
163 resource_size_t addr;
164 int ret = 0;
166 dd->pcidev = pdev;
167 pci_set_drvdata(pdev, dd);
169 addr = pci_resource_start(pdev, 0);
170 len = pci_resource_len(pdev, 0);
173 * The TXE PIO buffers are at the tail end of the chip space.
174 * Cut them off and map them separately.
177 /* sanity check vs expectations */
178 if (len != TXE_PIO_SEND + TXE_PIO_SIZE) {
179 dd_dev_err(dd, "chip PIO range does not match\n");
180 return -EINVAL;
183 dd->kregbase1 = ioremap_nocache(addr, RCV_ARRAY);
184 if (!dd->kregbase1) {
185 dd_dev_err(dd, "UC mapping of kregbase1 failed\n");
186 return -ENOMEM;
188 dd_dev_info(dd, "UC base1: %p for %x\n", dd->kregbase1, RCV_ARRAY);
189 dd->chip_rcv_array_count = readq(dd->kregbase1 + RCV_ARRAY_CNT);
190 dd_dev_info(dd, "RcvArray count: %u\n", dd->chip_rcv_array_count);
191 dd->base2_start = RCV_ARRAY + dd->chip_rcv_array_count * 8;
193 dd->kregbase2 = ioremap_nocache(
194 addr + dd->base2_start,
195 TXE_PIO_SEND - dd->base2_start);
196 if (!dd->kregbase2) {
197 dd_dev_err(dd, "UC mapping of kregbase2 failed\n");
198 goto nomem;
200 dd_dev_info(dd, "UC base2: %p for %x\n", dd->kregbase2,
201 TXE_PIO_SEND - dd->base2_start);
203 dd->piobase = ioremap_wc(addr + TXE_PIO_SEND, TXE_PIO_SIZE);
204 if (!dd->piobase) {
205 dd_dev_err(dd, "WC mapping of send buffers failed\n");
206 goto nomem;
208 dd_dev_info(dd, "WC piobase: %p\n for %x", dd->piobase, TXE_PIO_SIZE);
210 dd->physaddr = addr; /* used for io_remap, etc. */
213 * Map the chip's RcvArray as write-combining to allow us
214 * to write an entire cacheline worth of entries in one shot.
216 dd->rcvarray_wc = ioremap_wc(addr + RCV_ARRAY,
217 dd->chip_rcv_array_count * 8);
218 if (!dd->rcvarray_wc) {
219 dd_dev_err(dd, "WC mapping of receive array failed\n");
220 goto nomem;
222 dd_dev_info(dd, "WC RcvArray: %p for %x\n",
223 dd->rcvarray_wc, dd->chip_rcv_array_count * 8);
225 dd->flags |= HFI1_PRESENT; /* chip.c CSR routines now work */
226 return 0;
227 nomem:
228 ret = -ENOMEM;
229 hfi1_pcie_ddcleanup(dd);
230 return ret;
234 * Do PCIe cleanup related to dd, after chip-specific cleanup, etc. Just prior
235 * to releasing the dd memory.
236 * Void because all of the core pcie cleanup functions are void.
238 void hfi1_pcie_ddcleanup(struct hfi1_devdata *dd)
240 dd->flags &= ~HFI1_PRESENT;
241 if (dd->kregbase1)
242 iounmap(dd->kregbase1);
243 dd->kregbase1 = NULL;
244 if (dd->kregbase2)
245 iounmap(dd->kregbase2);
246 dd->kregbase2 = NULL;
247 if (dd->rcvarray_wc)
248 iounmap(dd->rcvarray_wc);
249 dd->rcvarray_wc = NULL;
250 if (dd->piobase)
251 iounmap(dd->piobase);
252 dd->piobase = NULL;
255 /* return the PCIe link speed from the given link status */
256 static u32 extract_speed(u16 linkstat)
258 u32 speed;
260 switch (linkstat & PCI_EXP_LNKSTA_CLS) {
261 default: /* not defined, assume Gen1 */
262 case PCI_EXP_LNKSTA_CLS_2_5GB:
263 speed = 2500; /* Gen 1, 2.5GHz */
264 break;
265 case PCI_EXP_LNKSTA_CLS_5_0GB:
266 speed = 5000; /* Gen 2, 5GHz */
267 break;
268 case GEN3_SPEED_VECTOR:
269 speed = 8000; /* Gen 3, 8GHz */
270 break;
272 return speed;
275 /* return the PCIe link speed from the given link status */
276 static u32 extract_width(u16 linkstat)
278 return (linkstat & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
281 /* read the link status and set dd->{lbus_width,lbus_speed,lbus_info} */
282 static void update_lbus_info(struct hfi1_devdata *dd)
284 u16 linkstat;
285 int ret;
287 ret = pcie_capability_read_word(dd->pcidev, PCI_EXP_LNKSTA, &linkstat);
288 if (ret) {
289 dd_dev_err(dd, "Unable to read from PCI config\n");
290 return;
293 dd->lbus_width = extract_width(linkstat);
294 dd->lbus_speed = extract_speed(linkstat);
295 snprintf(dd->lbus_info, sizeof(dd->lbus_info),
296 "PCIe,%uMHz,x%u", dd->lbus_speed, dd->lbus_width);
300 * Read in the current PCIe link width and speed. Find if the link is
301 * Gen3 capable.
303 int pcie_speeds(struct hfi1_devdata *dd)
305 u32 linkcap;
306 struct pci_dev *parent = dd->pcidev->bus->self;
307 int ret;
309 if (!pci_is_pcie(dd->pcidev)) {
310 dd_dev_err(dd, "Can't find PCI Express capability!\n");
311 return -EINVAL;
314 /* find if our max speed is Gen3 and parent supports Gen3 speeds */
315 dd->link_gen3_capable = 1;
317 ret = pcie_capability_read_dword(dd->pcidev, PCI_EXP_LNKCAP, &linkcap);
318 if (ret) {
319 dd_dev_err(dd, "Unable to read from PCI config\n");
320 return ret;
323 if ((linkcap & PCI_EXP_LNKCAP_SLS) != GEN3_SPEED_VECTOR) {
324 dd_dev_info(dd,
325 "This HFI is not Gen3 capable, max speed 0x%x, need 0x3\n",
326 linkcap & PCI_EXP_LNKCAP_SLS);
327 dd->link_gen3_capable = 0;
331 * bus->max_bus_speed is set from the bridge's linkcap Max Link Speed
333 if (parent && dd->pcidev->bus->max_bus_speed != PCIE_SPEED_8_0GT) {
334 dd_dev_info(dd, "Parent PCIe bridge does not support Gen3\n");
335 dd->link_gen3_capable = 0;
338 /* obtain the link width and current speed */
339 update_lbus_info(dd);
341 dd_dev_info(dd, "%s\n", dd->lbus_info);
343 return 0;
347 * Returns:
348 * - actual number of interrupts allocated or
349 * - 0 if fell back to INTx.
350 * - error
352 int request_msix(struct hfi1_devdata *dd, u32 msireq)
354 int nvec;
356 nvec = pci_alloc_irq_vectors(dd->pcidev, 1, msireq,
357 PCI_IRQ_MSIX | PCI_IRQ_LEGACY);
358 if (nvec < 0) {
359 dd_dev_err(dd, "pci_alloc_irq_vectors() failed: %d\n", nvec);
360 return nvec;
363 tune_pcie_caps(dd);
365 /* check for legacy IRQ */
366 if (nvec == 1 && !dd->pcidev->msix_enabled)
367 return 0;
369 return nvec;
372 /* restore command and BARs after a reset has wiped them out */
373 int restore_pci_variables(struct hfi1_devdata *dd)
375 int ret = 0;
377 ret = pci_write_config_word(dd->pcidev, PCI_COMMAND, dd->pci_command);
378 if (ret)
379 goto error;
381 ret = pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_0,
382 dd->pcibar0);
383 if (ret)
384 goto error;
386 ret = pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_1,
387 dd->pcibar1);
388 if (ret)
389 goto error;
391 ret = pci_write_config_dword(dd->pcidev, PCI_ROM_ADDRESS, dd->pci_rom);
392 if (ret)
393 goto error;
395 ret = pcie_capability_write_word(dd->pcidev, PCI_EXP_DEVCTL,
396 dd->pcie_devctl);
397 if (ret)
398 goto error;
400 ret = pcie_capability_write_word(dd->pcidev, PCI_EXP_LNKCTL,
401 dd->pcie_lnkctl);
402 if (ret)
403 goto error;
405 ret = pcie_capability_write_word(dd->pcidev, PCI_EXP_DEVCTL2,
406 dd->pcie_devctl2);
407 if (ret)
408 goto error;
410 ret = pci_write_config_dword(dd->pcidev, PCI_CFG_MSIX0, dd->pci_msix0);
411 if (ret)
412 goto error;
414 if (pci_find_ext_capability(dd->pcidev, PCI_EXT_CAP_ID_TPH)) {
415 ret = pci_write_config_dword(dd->pcidev, PCIE_CFG_TPH2,
416 dd->pci_tph2);
417 if (ret)
418 goto error;
420 return 0;
422 error:
423 dd_dev_err(dd, "Unable to write to PCI config\n");
424 return ret;
427 /* Save BARs and command to rewrite after device reset */
428 int save_pci_variables(struct hfi1_devdata *dd)
430 int ret = 0;
432 ret = pci_read_config_dword(dd->pcidev, PCI_BASE_ADDRESS_0,
433 &dd->pcibar0);
434 if (ret)
435 goto error;
437 ret = pci_read_config_dword(dd->pcidev, PCI_BASE_ADDRESS_1,
438 &dd->pcibar1);
439 if (ret)
440 goto error;
442 ret = pci_read_config_dword(dd->pcidev, PCI_ROM_ADDRESS, &dd->pci_rom);
443 if (ret)
444 goto error;
446 ret = pci_read_config_word(dd->pcidev, PCI_COMMAND, &dd->pci_command);
447 if (ret)
448 goto error;
450 ret = pcie_capability_read_word(dd->pcidev, PCI_EXP_DEVCTL,
451 &dd->pcie_devctl);
452 if (ret)
453 goto error;
455 ret = pcie_capability_read_word(dd->pcidev, PCI_EXP_LNKCTL,
456 &dd->pcie_lnkctl);
457 if (ret)
458 goto error;
460 ret = pcie_capability_read_word(dd->pcidev, PCI_EXP_DEVCTL2,
461 &dd->pcie_devctl2);
462 if (ret)
463 goto error;
465 ret = pci_read_config_dword(dd->pcidev, PCI_CFG_MSIX0, &dd->pci_msix0);
466 if (ret)
467 goto error;
469 if (pci_find_ext_capability(dd->pcidev, PCI_EXT_CAP_ID_TPH)) {
470 ret = pci_read_config_dword(dd->pcidev, PCIE_CFG_TPH2,
471 &dd->pci_tph2);
472 if (ret)
473 goto error;
475 return 0;
477 error:
478 dd_dev_err(dd, "Unable to read from PCI config\n");
479 return ret;
483 * BIOS may not set PCIe bus-utilization parameters for best performance.
484 * Check and optionally adjust them to maximize our throughput.
486 static int hfi1_pcie_caps;
487 module_param_named(pcie_caps, hfi1_pcie_caps, int, S_IRUGO);
488 MODULE_PARM_DESC(pcie_caps, "Max PCIe tuning: Payload (0..3), ReadReq (4..7)");
490 uint aspm_mode = ASPM_MODE_DISABLED;
491 module_param_named(aspm, aspm_mode, uint, S_IRUGO);
492 MODULE_PARM_DESC(aspm, "PCIe ASPM: 0: disable, 1: enable, 2: dynamic");
494 static void tune_pcie_caps(struct hfi1_devdata *dd)
496 struct pci_dev *parent;
497 u16 rc_mpss, rc_mps, ep_mpss, ep_mps;
498 u16 rc_mrrs, ep_mrrs, max_mrrs, ectl;
499 int ret;
502 * Turn on extended tags in DevCtl in case the BIOS has turned it off
503 * to improve WFR SDMA bandwidth
505 ret = pcie_capability_read_word(dd->pcidev, PCI_EXP_DEVCTL, &ectl);
506 if ((!ret) && !(ectl & PCI_EXP_DEVCTL_EXT_TAG)) {
507 dd_dev_info(dd, "Enabling PCIe extended tags\n");
508 ectl |= PCI_EXP_DEVCTL_EXT_TAG;
509 ret = pcie_capability_write_word(dd->pcidev,
510 PCI_EXP_DEVCTL, ectl);
511 if (ret)
512 dd_dev_info(dd, "Unable to write to PCI config\n");
514 /* Find out supported and configured values for parent (root) */
515 parent = dd->pcidev->bus->self;
517 * The driver cannot perform the tuning if it does not have
518 * access to the upstream component.
520 if (!parent) {
521 dd_dev_info(dd, "Parent not found\n");
522 return;
524 if (!pci_is_root_bus(parent->bus)) {
525 dd_dev_info(dd, "Parent not root\n");
526 return;
528 if (!pci_is_pcie(parent)) {
529 dd_dev_info(dd, "Parent is not PCI Express capable\n");
530 return;
532 if (!pci_is_pcie(dd->pcidev)) {
533 dd_dev_info(dd, "PCI device is not PCI Express capable\n");
534 return;
536 rc_mpss = parent->pcie_mpss;
537 rc_mps = ffs(pcie_get_mps(parent)) - 8;
538 /* Find out supported and configured values for endpoint (us) */
539 ep_mpss = dd->pcidev->pcie_mpss;
540 ep_mps = ffs(pcie_get_mps(dd->pcidev)) - 8;
542 /* Find max payload supported by root, endpoint */
543 if (rc_mpss > ep_mpss)
544 rc_mpss = ep_mpss;
546 /* If Supported greater than limit in module param, limit it */
547 if (rc_mpss > (hfi1_pcie_caps & 7))
548 rc_mpss = hfi1_pcie_caps & 7;
549 /* If less than (allowed, supported), bump root payload */
550 if (rc_mpss > rc_mps) {
551 rc_mps = rc_mpss;
552 pcie_set_mps(parent, 128 << rc_mps);
554 /* If less than (allowed, supported), bump endpoint payload */
555 if (rc_mpss > ep_mps) {
556 ep_mps = rc_mpss;
557 pcie_set_mps(dd->pcidev, 128 << ep_mps);
561 * Now the Read Request size.
562 * No field for max supported, but PCIe spec limits it to 4096,
563 * which is code '5' (log2(4096) - 7)
565 max_mrrs = 5;
566 if (max_mrrs > ((hfi1_pcie_caps >> 4) & 7))
567 max_mrrs = (hfi1_pcie_caps >> 4) & 7;
569 max_mrrs = 128 << max_mrrs;
570 rc_mrrs = pcie_get_readrq(parent);
571 ep_mrrs = pcie_get_readrq(dd->pcidev);
573 if (max_mrrs > rc_mrrs) {
574 rc_mrrs = max_mrrs;
575 pcie_set_readrq(parent, rc_mrrs);
577 if (max_mrrs > ep_mrrs) {
578 ep_mrrs = max_mrrs;
579 pcie_set_readrq(dd->pcidev, ep_mrrs);
583 /* End of PCIe capability tuning */
586 * From here through hfi1_pci_err_handler definition is invoked via
587 * PCI error infrastructure, registered via pci
589 static pci_ers_result_t
590 pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
592 struct hfi1_devdata *dd = pci_get_drvdata(pdev);
593 pci_ers_result_t ret = PCI_ERS_RESULT_RECOVERED;
595 switch (state) {
596 case pci_channel_io_normal:
597 dd_dev_info(dd, "State Normal, ignoring\n");
598 break;
600 case pci_channel_io_frozen:
601 dd_dev_info(dd, "State Frozen, requesting reset\n");
602 pci_disable_device(pdev);
603 ret = PCI_ERS_RESULT_NEED_RESET;
604 break;
606 case pci_channel_io_perm_failure:
607 if (dd) {
608 dd_dev_info(dd, "State Permanent Failure, disabling\n");
609 /* no more register accesses! */
610 dd->flags &= ~HFI1_PRESENT;
611 hfi1_disable_after_error(dd);
613 /* else early, or other problem */
614 ret = PCI_ERS_RESULT_DISCONNECT;
615 break;
617 default: /* shouldn't happen */
618 dd_dev_info(dd, "HFI1 PCI errors detected (state %d)\n",
619 state);
620 break;
622 return ret;
625 static pci_ers_result_t
626 pci_mmio_enabled(struct pci_dev *pdev)
628 u64 words = 0U;
629 struct hfi1_devdata *dd = pci_get_drvdata(pdev);
630 pci_ers_result_t ret = PCI_ERS_RESULT_RECOVERED;
632 if (dd && dd->pport) {
633 words = read_port_cntr(dd->pport, C_RX_WORDS, CNTR_INVALID_VL);
634 if (words == ~0ULL)
635 ret = PCI_ERS_RESULT_NEED_RESET;
636 dd_dev_info(dd,
637 "HFI1 mmio_enabled function called, read wordscntr %llx, returning %d\n",
638 words, ret);
640 return ret;
643 static pci_ers_result_t
644 pci_slot_reset(struct pci_dev *pdev)
646 struct hfi1_devdata *dd = pci_get_drvdata(pdev);
648 dd_dev_info(dd, "HFI1 slot_reset function called, ignored\n");
649 return PCI_ERS_RESULT_CAN_RECOVER;
652 static void
653 pci_resume(struct pci_dev *pdev)
655 struct hfi1_devdata *dd = pci_get_drvdata(pdev);
657 dd_dev_info(dd, "HFI1 resume function called\n");
658 pci_cleanup_aer_uncorrect_error_status(pdev);
660 * Running jobs will fail, since it's asynchronous
661 * unlike sysfs-requested reset. Better than
662 * doing nothing.
664 hfi1_init(dd, 1); /* same as re-init after reset */
667 const struct pci_error_handlers hfi1_pci_err_handler = {
668 .error_detected = pci_error_detected,
669 .mmio_enabled = pci_mmio_enabled,
670 .slot_reset = pci_slot_reset,
671 .resume = pci_resume,
674 /*============================================================================*/
675 /* PCIe Gen3 support */
678 * This code is separated out because it is expected to be removed in the
679 * final shipping product. If not, then it will be revisited and items
680 * will be moved to more standard locations.
683 /* ASIC_PCI_SD_HOST_STATUS.FW_DNLD_STS field values */
684 #define DL_STATUS_HFI0 0x1 /* hfi0 firmware download complete */
685 #define DL_STATUS_HFI1 0x2 /* hfi1 firmware download complete */
686 #define DL_STATUS_BOTH 0x3 /* hfi0 and hfi1 firmware download complete */
688 /* ASIC_PCI_SD_HOST_STATUS.FW_DNLD_ERR field values */
689 #define DL_ERR_NONE 0x0 /* no error */
690 #define DL_ERR_SWAP_PARITY 0x1 /* parity error in SerDes interrupt */
691 /* or response data */
692 #define DL_ERR_DISABLED 0x2 /* hfi disabled */
693 #define DL_ERR_SECURITY 0x3 /* security check failed */
694 #define DL_ERR_SBUS 0x4 /* SBus status error */
695 #define DL_ERR_XFR_PARITY 0x5 /* parity error during ROM transfer*/
697 /* gasket block secondary bus reset delay */
698 #define SBR_DELAY_US 200000 /* 200ms */
700 /* mask for PCIe capability register lnkctl2 target link speed */
701 #define LNKCTL2_TARGET_LINK_SPEED_MASK 0xf
703 static uint pcie_target = 3;
704 module_param(pcie_target, uint, S_IRUGO);
705 MODULE_PARM_DESC(pcie_target, "PCIe target speed (0 skip, 1-3 Gen1-3)");
707 static uint pcie_force;
708 module_param(pcie_force, uint, S_IRUGO);
709 MODULE_PARM_DESC(pcie_force, "Force driver to do a PCIe firmware download even if already at target speed");
711 static uint pcie_retry = 5;
712 module_param(pcie_retry, uint, S_IRUGO);
713 MODULE_PARM_DESC(pcie_retry, "Driver will try this many times to reach requested speed");
715 #define UNSET_PSET 255
716 #define DEFAULT_DISCRETE_PSET 2 /* discrete HFI */
717 #define DEFAULT_MCP_PSET 6 /* MCP HFI */
718 static uint pcie_pset = UNSET_PSET;
719 module_param(pcie_pset, uint, S_IRUGO);
720 MODULE_PARM_DESC(pcie_pset, "PCIe Eq Pset value to use, range is 0-10");
722 static uint pcie_ctle = 3; /* discrete on, integrated on */
723 module_param(pcie_ctle, uint, S_IRUGO);
724 MODULE_PARM_DESC(pcie_ctle, "PCIe static CTLE mode, bit 0 - discrete on/off, bit 1 - integrated on/off");
726 /* equalization columns */
727 #define PREC 0
728 #define ATTN 1
729 #define POST 2
731 /* discrete silicon preliminary equalization values */
732 static const u8 discrete_preliminary_eq[11][3] = {
733 /* prec attn post */
734 { 0x00, 0x00, 0x12 }, /* p0 */
735 { 0x00, 0x00, 0x0c }, /* p1 */
736 { 0x00, 0x00, 0x0f }, /* p2 */
737 { 0x00, 0x00, 0x09 }, /* p3 */
738 { 0x00, 0x00, 0x00 }, /* p4 */
739 { 0x06, 0x00, 0x00 }, /* p5 */
740 { 0x09, 0x00, 0x00 }, /* p6 */
741 { 0x06, 0x00, 0x0f }, /* p7 */
742 { 0x09, 0x00, 0x09 }, /* p8 */
743 { 0x0c, 0x00, 0x00 }, /* p9 */
744 { 0x00, 0x00, 0x18 }, /* p10 */
747 /* integrated silicon preliminary equalization values */
748 static const u8 integrated_preliminary_eq[11][3] = {
749 /* prec attn post */
750 { 0x00, 0x1e, 0x07 }, /* p0 */
751 { 0x00, 0x1e, 0x05 }, /* p1 */
752 { 0x00, 0x1e, 0x06 }, /* p2 */
753 { 0x00, 0x1e, 0x04 }, /* p3 */
754 { 0x00, 0x1e, 0x00 }, /* p4 */
755 { 0x03, 0x1e, 0x00 }, /* p5 */
756 { 0x04, 0x1e, 0x00 }, /* p6 */
757 { 0x03, 0x1e, 0x06 }, /* p7 */
758 { 0x03, 0x1e, 0x04 }, /* p8 */
759 { 0x05, 0x1e, 0x00 }, /* p9 */
760 { 0x00, 0x1e, 0x0a }, /* p10 */
763 static const u8 discrete_ctle_tunings[11][4] = {
764 /* DC LF HF BW */
765 { 0x48, 0x0b, 0x04, 0x04 }, /* p0 */
766 { 0x60, 0x05, 0x0f, 0x0a }, /* p1 */
767 { 0x50, 0x09, 0x06, 0x06 }, /* p2 */
768 { 0x68, 0x05, 0x0f, 0x0a }, /* p3 */
769 { 0x80, 0x05, 0x0f, 0x0a }, /* p4 */
770 { 0x70, 0x05, 0x0f, 0x0a }, /* p5 */
771 { 0x68, 0x05, 0x0f, 0x0a }, /* p6 */
772 { 0x38, 0x0f, 0x00, 0x00 }, /* p7 */
773 { 0x48, 0x09, 0x06, 0x06 }, /* p8 */
774 { 0x60, 0x05, 0x0f, 0x0a }, /* p9 */
775 { 0x38, 0x0f, 0x00, 0x00 }, /* p10 */
778 static const u8 integrated_ctle_tunings[11][4] = {
779 /* DC LF HF BW */
780 { 0x38, 0x0f, 0x00, 0x00 }, /* p0 */
781 { 0x38, 0x0f, 0x00, 0x00 }, /* p1 */
782 { 0x38, 0x0f, 0x00, 0x00 }, /* p2 */
783 { 0x38, 0x0f, 0x00, 0x00 }, /* p3 */
784 { 0x58, 0x0a, 0x05, 0x05 }, /* p4 */
785 { 0x48, 0x0a, 0x05, 0x05 }, /* p5 */
786 { 0x40, 0x0a, 0x05, 0x05 }, /* p6 */
787 { 0x38, 0x0f, 0x00, 0x00 }, /* p7 */
788 { 0x38, 0x0f, 0x00, 0x00 }, /* p8 */
789 { 0x38, 0x09, 0x06, 0x06 }, /* p9 */
790 { 0x38, 0x0e, 0x01, 0x01 }, /* p10 */
793 /* helper to format the value to write to hardware */
794 #define eq_value(pre, curr, post) \
795 ((((u32)(pre)) << \
796 PCIE_CFG_REG_PL102_GEN3_EQ_PRE_CURSOR_PSET_SHIFT) \
797 | (((u32)(curr)) << PCIE_CFG_REG_PL102_GEN3_EQ_CURSOR_PSET_SHIFT) \
798 | (((u32)(post)) << \
799 PCIE_CFG_REG_PL102_GEN3_EQ_POST_CURSOR_PSET_SHIFT))
802 * Load the given EQ preset table into the PCIe hardware.
804 static int load_eq_table(struct hfi1_devdata *dd, const u8 eq[11][3], u8 fs,
805 u8 div)
807 struct pci_dev *pdev = dd->pcidev;
808 u32 hit_error = 0;
809 u32 violation;
810 u32 i;
811 u8 c_minus1, c0, c_plus1;
812 int ret;
814 for (i = 0; i < 11; i++) {
815 /* set index */
816 pci_write_config_dword(pdev, PCIE_CFG_REG_PL103, i);
817 /* write the value */
818 c_minus1 = eq[i][PREC] / div;
819 c0 = fs - (eq[i][PREC] / div) - (eq[i][POST] / div);
820 c_plus1 = eq[i][POST] / div;
821 pci_write_config_dword(pdev, PCIE_CFG_REG_PL102,
822 eq_value(c_minus1, c0, c_plus1));
823 /* check if these coefficients violate EQ rules */
824 ret = pci_read_config_dword(dd->pcidev,
825 PCIE_CFG_REG_PL105, &violation);
826 if (ret) {
827 dd_dev_err(dd, "Unable to read from PCI config\n");
828 hit_error = 1;
829 break;
832 if (violation
833 & PCIE_CFG_REG_PL105_GEN3_EQ_VIOLATE_COEF_RULES_SMASK){
834 if (hit_error == 0) {
835 dd_dev_err(dd,
836 "Gen3 EQ Table Coefficient rule violations\n");
837 dd_dev_err(dd, " prec attn post\n");
839 dd_dev_err(dd, " p%02d: %02x %02x %02x\n",
840 i, (u32)eq[i][0], (u32)eq[i][1],
841 (u32)eq[i][2]);
842 dd_dev_err(dd, " %02x %02x %02x\n",
843 (u32)c_minus1, (u32)c0, (u32)c_plus1);
844 hit_error = 1;
847 if (hit_error)
848 return -EINVAL;
849 return 0;
853 * Steps to be done after the PCIe firmware is downloaded and
854 * before the SBR for the Pcie Gen3.
855 * The SBus resource is already being held.
857 static void pcie_post_steps(struct hfi1_devdata *dd)
859 int i;
861 set_sbus_fast_mode(dd);
863 * Write to the PCIe PCSes to set the G3_LOCKED_NEXT bits to 1.
864 * This avoids a spurious framing error that can otherwise be
865 * generated by the MAC layer.
867 * Use individual addresses since no broadcast is set up.
869 for (i = 0; i < NUM_PCIE_SERDES; i++) {
870 sbus_request(dd, pcie_pcs_addrs[dd->hfi1_id][i],
871 0x03, WRITE_SBUS_RECEIVER, 0x00022132);
874 clear_sbus_fast_mode(dd);
878 * Trigger a secondary bus reset (SBR) on ourselves using our parent.
880 * Based on pci_parent_bus_reset() which is not exported by the
881 * kernel core.
883 static int trigger_sbr(struct hfi1_devdata *dd)
885 struct pci_dev *dev = dd->pcidev;
886 struct pci_dev *pdev;
888 /* need a parent */
889 if (!dev->bus->self) {
890 dd_dev_err(dd, "%s: no parent device\n", __func__);
891 return -ENOTTY;
894 /* should not be anyone else on the bus */
895 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
896 if (pdev != dev) {
897 dd_dev_err(dd,
898 "%s: another device is on the same bus\n",
899 __func__);
900 return -ENOTTY;
904 * A secondary bus reset (SBR) issues a hot reset to our device.
905 * The following routine does a 1s wait after the reset is dropped
906 * per PCI Trhfa (recovery time). PCIe 3.0 section 6.6.1 -
907 * Conventional Reset, paragraph 3, line 35 also says that a 1s
908 * delay after a reset is required. Per spec requirements,
909 * the link is either working or not after that point.
911 pci_reset_bridge_secondary_bus(dev->bus->self);
913 return 0;
917 * Write the given gasket interrupt register.
919 static void write_gasket_interrupt(struct hfi1_devdata *dd, int index,
920 u16 code, u16 data)
922 write_csr(dd, ASIC_PCIE_SD_INTRPT_LIST + (index * 8),
923 (((u64)code << ASIC_PCIE_SD_INTRPT_LIST_INTRPT_CODE_SHIFT) |
924 ((u64)data << ASIC_PCIE_SD_INTRPT_LIST_INTRPT_DATA_SHIFT)));
928 * Tell the gasket logic how to react to the reset.
930 static void arm_gasket_logic(struct hfi1_devdata *dd)
932 u64 reg;
934 reg = (((u64)1 << dd->hfi1_id) <<
935 ASIC_PCIE_SD_HOST_CMD_INTRPT_CMD_SHIFT) |
936 ((u64)pcie_serdes_broadcast[dd->hfi1_id] <<
937 ASIC_PCIE_SD_HOST_CMD_SBUS_RCVR_ADDR_SHIFT |
938 ASIC_PCIE_SD_HOST_CMD_SBR_MODE_SMASK |
939 ((u64)SBR_DELAY_US & ASIC_PCIE_SD_HOST_CMD_TIMER_MASK) <<
940 ASIC_PCIE_SD_HOST_CMD_TIMER_SHIFT);
941 write_csr(dd, ASIC_PCIE_SD_HOST_CMD, reg);
942 /* read back to push the write */
943 read_csr(dd, ASIC_PCIE_SD_HOST_CMD);
947 * CCE_PCIE_CTRL long name helpers
948 * We redefine these shorter macros to use in the code while leaving
949 * chip_registers.h to be autogenerated from the hardware spec.
951 #define LANE_BUNDLE_MASK CCE_PCIE_CTRL_PCIE_LANE_BUNDLE_MASK
952 #define LANE_BUNDLE_SHIFT CCE_PCIE_CTRL_PCIE_LANE_BUNDLE_SHIFT
953 #define LANE_DELAY_MASK CCE_PCIE_CTRL_PCIE_LANE_DELAY_MASK
954 #define LANE_DELAY_SHIFT CCE_PCIE_CTRL_PCIE_LANE_DELAY_SHIFT
955 #define MARGIN_OVERWRITE_ENABLE_SHIFT CCE_PCIE_CTRL_XMT_MARGIN_OVERWRITE_ENABLE_SHIFT
956 #define MARGIN_SHIFT CCE_PCIE_CTRL_XMT_MARGIN_SHIFT
957 #define MARGIN_G1_G2_OVERWRITE_MASK CCE_PCIE_CTRL_XMT_MARGIN_GEN1_GEN2_OVERWRITE_ENABLE_MASK
958 #define MARGIN_G1_G2_OVERWRITE_SHIFT CCE_PCIE_CTRL_XMT_MARGIN_GEN1_GEN2_OVERWRITE_ENABLE_SHIFT
959 #define MARGIN_GEN1_GEN2_MASK CCE_PCIE_CTRL_XMT_MARGIN_GEN1_GEN2_MASK
960 #define MARGIN_GEN1_GEN2_SHIFT CCE_PCIE_CTRL_XMT_MARGIN_GEN1_GEN2_SHIFT
963 * Write xmt_margin for full-swing (WFR-B) or half-swing (WFR-C).
965 static void write_xmt_margin(struct hfi1_devdata *dd, const char *fname)
967 u64 pcie_ctrl;
968 u64 xmt_margin;
969 u64 xmt_margin_oe;
970 u64 lane_delay;
971 u64 lane_bundle;
973 pcie_ctrl = read_csr(dd, CCE_PCIE_CTRL);
976 * For Discrete, use full-swing.
977 * - PCIe TX defaults to full-swing.
978 * Leave this register as default.
979 * For Integrated, use half-swing
980 * - Copy xmt_margin and xmt_margin_oe
981 * from Gen1/Gen2 to Gen3.
983 if (dd->pcidev->device == PCI_DEVICE_ID_INTEL1) { /* integrated */
984 /* extract initial fields */
985 xmt_margin = (pcie_ctrl >> MARGIN_GEN1_GEN2_SHIFT)
986 & MARGIN_GEN1_GEN2_MASK;
987 xmt_margin_oe = (pcie_ctrl >> MARGIN_G1_G2_OVERWRITE_SHIFT)
988 & MARGIN_G1_G2_OVERWRITE_MASK;
989 lane_delay = (pcie_ctrl >> LANE_DELAY_SHIFT) & LANE_DELAY_MASK;
990 lane_bundle = (pcie_ctrl >> LANE_BUNDLE_SHIFT)
991 & LANE_BUNDLE_MASK;
994 * For A0, EFUSE values are not set. Override with the
995 * correct values.
997 if (is_ax(dd)) {
999 * xmt_margin and OverwiteEnabel should be the
1000 * same for Gen1/Gen2 and Gen3
1002 xmt_margin = 0x5;
1003 xmt_margin_oe = 0x1;
1004 lane_delay = 0xF; /* Delay 240ns. */
1005 lane_bundle = 0x0; /* Set to 1 lane. */
1008 /* overwrite existing values */
1009 pcie_ctrl = (xmt_margin << MARGIN_GEN1_GEN2_SHIFT)
1010 | (xmt_margin_oe << MARGIN_G1_G2_OVERWRITE_SHIFT)
1011 | (xmt_margin << MARGIN_SHIFT)
1012 | (xmt_margin_oe << MARGIN_OVERWRITE_ENABLE_SHIFT)
1013 | (lane_delay << LANE_DELAY_SHIFT)
1014 | (lane_bundle << LANE_BUNDLE_SHIFT);
1016 write_csr(dd, CCE_PCIE_CTRL, pcie_ctrl);
1019 dd_dev_dbg(dd, "%s: program XMT margin, CcePcieCtrl 0x%llx\n",
1020 fname, pcie_ctrl);
1024 * Do all the steps needed to transition the PCIe link to Gen3 speed.
1026 int do_pcie_gen3_transition(struct hfi1_devdata *dd)
1028 struct pci_dev *parent = dd->pcidev->bus->self;
1029 u64 fw_ctrl;
1030 u64 reg, therm;
1031 u32 reg32, fs, lf;
1032 u32 status, err;
1033 int ret;
1034 int do_retry, retry_count = 0;
1035 int intnum = 0;
1036 uint default_pset;
1037 uint pset = pcie_pset;
1038 u16 target_vector, target_speed;
1039 u16 lnkctl2, vendor;
1040 u8 div;
1041 const u8 (*eq)[3];
1042 const u8 (*ctle_tunings)[4];
1043 uint static_ctle_mode;
1044 int return_error = 0;
1046 /* PCIe Gen3 is for the ASIC only */
1047 if (dd->icode != ICODE_RTL_SILICON)
1048 return 0;
1050 if (pcie_target == 1) { /* target Gen1 */
1051 target_vector = GEN1_SPEED_VECTOR;
1052 target_speed = 2500;
1053 } else if (pcie_target == 2) { /* target Gen2 */
1054 target_vector = GEN2_SPEED_VECTOR;
1055 target_speed = 5000;
1056 } else if (pcie_target == 3) { /* target Gen3 */
1057 target_vector = GEN3_SPEED_VECTOR;
1058 target_speed = 8000;
1059 } else {
1060 /* off or invalid target - skip */
1061 dd_dev_info(dd, "%s: Skipping PCIe transition\n", __func__);
1062 return 0;
1065 /* if already at target speed, done (unless forced) */
1066 if (dd->lbus_speed == target_speed) {
1067 dd_dev_info(dd, "%s: PCIe already at gen%d, %s\n", __func__,
1068 pcie_target,
1069 pcie_force ? "re-doing anyway" : "skipping");
1070 if (!pcie_force)
1071 return 0;
1075 * The driver cannot do the transition if it has no access to the
1076 * upstream component
1078 if (!parent) {
1079 dd_dev_info(dd, "%s: No upstream, Can't do gen3 transition\n",
1080 __func__);
1081 return 0;
1085 * Do the Gen3 transition. Steps are those of the PCIe Gen3
1086 * recipe.
1089 /* step 1: pcie link working in gen1/gen2 */
1091 /* step 2: if either side is not capable of Gen3, done */
1092 if (pcie_target == 3 && !dd->link_gen3_capable) {
1093 dd_dev_err(dd, "The PCIe link is not Gen3 capable\n");
1094 ret = -ENOSYS;
1095 goto done_no_mutex;
1098 /* hold the SBus resource across the firmware download and SBR */
1099 ret = acquire_chip_resource(dd, CR_SBUS, SBUS_TIMEOUT);
1100 if (ret) {
1101 dd_dev_err(dd, "%s: unable to acquire SBus resource\n",
1102 __func__);
1103 return ret;
1106 /* make sure thermal polling is not causing interrupts */
1107 therm = read_csr(dd, ASIC_CFG_THERM_POLL_EN);
1108 if (therm) {
1109 write_csr(dd, ASIC_CFG_THERM_POLL_EN, 0x0);
1110 msleep(100);
1111 dd_dev_info(dd, "%s: Disabled therm polling\n",
1112 __func__);
1115 retry:
1116 /* the SBus download will reset the spico for thermal */
1118 /* step 3: download SBus Master firmware */
1119 /* step 4: download PCIe Gen3 SerDes firmware */
1120 dd_dev_info(dd, "%s: downloading firmware\n", __func__);
1121 ret = load_pcie_firmware(dd);
1122 if (ret) {
1123 /* do not proceed if the firmware cannot be downloaded */
1124 return_error = 1;
1125 goto done;
1128 /* step 5: set up device parameter settings */
1129 dd_dev_info(dd, "%s: setting PCIe registers\n", __func__);
1132 * PcieCfgSpcie1 - Link Control 3
1133 * Leave at reset value. No need to set PerfEq - link equalization
1134 * will be performed automatically after the SBR when the target
1135 * speed is 8GT/s.
1138 /* clear all 16 per-lane error bits (PCIe: Lane Error Status) */
1139 pci_write_config_dword(dd->pcidev, PCIE_CFG_SPCIE2, 0xffff);
1141 /* step 5a: Set Synopsys Port Logic registers */
1144 * PcieCfgRegPl2 - Port Force Link
1146 * Set the low power field to 0x10 to avoid unnecessary power
1147 * management messages. All other fields are zero.
1149 reg32 = 0x10ul << PCIE_CFG_REG_PL2_LOW_PWR_ENT_CNT_SHIFT;
1150 pci_write_config_dword(dd->pcidev, PCIE_CFG_REG_PL2, reg32);
1153 * PcieCfgRegPl100 - Gen3 Control
1155 * turn off PcieCfgRegPl100.Gen3ZRxDcNonCompl
1156 * turn on PcieCfgRegPl100.EqEieosCnt
1157 * Everything else zero.
1159 reg32 = PCIE_CFG_REG_PL100_EQ_EIEOS_CNT_SMASK;
1160 pci_write_config_dword(dd->pcidev, PCIE_CFG_REG_PL100, reg32);
1163 * PcieCfgRegPl101 - Gen3 EQ FS and LF
1164 * PcieCfgRegPl102 - Gen3 EQ Presets to Coefficients Mapping
1165 * PcieCfgRegPl103 - Gen3 EQ Preset Index
1166 * PcieCfgRegPl105 - Gen3 EQ Status
1168 * Give initial EQ settings.
1170 if (dd->pcidev->device == PCI_DEVICE_ID_INTEL0) { /* discrete */
1171 /* 1000mV, FS=24, LF = 8 */
1172 fs = 24;
1173 lf = 8;
1174 div = 3;
1175 eq = discrete_preliminary_eq;
1176 default_pset = DEFAULT_DISCRETE_PSET;
1177 ctle_tunings = discrete_ctle_tunings;
1178 /* bit 0 - discrete on/off */
1179 static_ctle_mode = pcie_ctle & 0x1;
1180 } else {
1181 /* 400mV, FS=29, LF = 9 */
1182 fs = 29;
1183 lf = 9;
1184 div = 1;
1185 eq = integrated_preliminary_eq;
1186 default_pset = DEFAULT_MCP_PSET;
1187 ctle_tunings = integrated_ctle_tunings;
1188 /* bit 1 - integrated on/off */
1189 static_ctle_mode = (pcie_ctle >> 1) & 0x1;
1191 pci_write_config_dword(dd->pcidev, PCIE_CFG_REG_PL101,
1192 (fs <<
1193 PCIE_CFG_REG_PL101_GEN3_EQ_LOCAL_FS_SHIFT) |
1194 (lf <<
1195 PCIE_CFG_REG_PL101_GEN3_EQ_LOCAL_LF_SHIFT));
1196 ret = load_eq_table(dd, eq, fs, div);
1197 if (ret)
1198 goto done;
1201 * PcieCfgRegPl106 - Gen3 EQ Control
1203 * Set Gen3EqPsetReqVec, leave other fields 0.
1205 if (pset == UNSET_PSET)
1206 pset = default_pset;
1207 if (pset > 10) { /* valid range is 0-10, inclusive */
1208 dd_dev_err(dd, "%s: Invalid Eq Pset %u, setting to %d\n",
1209 __func__, pset, default_pset);
1210 pset = default_pset;
1212 dd_dev_info(dd, "%s: using EQ Pset %u\n", __func__, pset);
1213 pci_write_config_dword(dd->pcidev, PCIE_CFG_REG_PL106,
1214 ((1 << pset) <<
1215 PCIE_CFG_REG_PL106_GEN3_EQ_PSET_REQ_VEC_SHIFT) |
1216 PCIE_CFG_REG_PL106_GEN3_EQ_EVAL2MS_DISABLE_SMASK |
1217 PCIE_CFG_REG_PL106_GEN3_EQ_PHASE23_EXIT_MODE_SMASK);
1220 * step 5b: Do post firmware download steps via SBus
1222 dd_dev_info(dd, "%s: doing pcie post steps\n", __func__);
1223 pcie_post_steps(dd);
1226 * step 5c: Program gasket interrupts
1228 /* set the Rx Bit Rate to REFCLK ratio */
1229 write_gasket_interrupt(dd, intnum++, 0x0006, 0x0050);
1230 /* disable pCal for PCIe Gen3 RX equalization */
1231 /* select adaptive or static CTLE */
1232 write_gasket_interrupt(dd, intnum++, 0x0026,
1233 0x5b01 | (static_ctle_mode << 3));
1235 * Enable iCal for PCIe Gen3 RX equalization, and set which
1236 * evaluation of RX_EQ_EVAL will launch the iCal procedure.
1238 write_gasket_interrupt(dd, intnum++, 0x0026, 0x5202);
1240 if (static_ctle_mode) {
1241 /* apply static CTLE tunings */
1242 u8 pcie_dc, pcie_lf, pcie_hf, pcie_bw;
1244 pcie_dc = ctle_tunings[pset][0];
1245 pcie_lf = ctle_tunings[pset][1];
1246 pcie_hf = ctle_tunings[pset][2];
1247 pcie_bw = ctle_tunings[pset][3];
1248 write_gasket_interrupt(dd, intnum++, 0x0026, 0x0200 | pcie_dc);
1249 write_gasket_interrupt(dd, intnum++, 0x0026, 0x0100 | pcie_lf);
1250 write_gasket_interrupt(dd, intnum++, 0x0026, 0x0000 | pcie_hf);
1251 write_gasket_interrupt(dd, intnum++, 0x0026, 0x5500 | pcie_bw);
1254 /* terminate list */
1255 write_gasket_interrupt(dd, intnum++, 0x0000, 0x0000);
1258 * step 5d: program XMT margin
1260 write_xmt_margin(dd, __func__);
1263 * step 5e: disable active state power management (ASPM). It
1264 * will be enabled if required later
1266 dd_dev_info(dd, "%s: clearing ASPM\n", __func__);
1267 aspm_hw_disable_l1(dd);
1270 * step 5f: clear DirectSpeedChange
1271 * PcieCfgRegPl67.DirectSpeedChange must be zero to prevent the
1272 * change in the speed target from starting before we are ready.
1273 * This field defaults to 0 and we are not changing it, so nothing
1274 * needs to be done.
1277 /* step 5g: Set target link speed */
1279 * Set target link speed to be target on both device and parent.
1280 * On setting the parent: Some system BIOSs "helpfully" set the
1281 * parent target speed to Gen2 to match the ASIC's initial speed.
1282 * We can set the target Gen3 because we have already checked
1283 * that it is Gen3 capable earlier.
1285 dd_dev_info(dd, "%s: setting parent target link speed\n", __func__);
1286 ret = pcie_capability_read_word(parent, PCI_EXP_LNKCTL2, &lnkctl2);
1287 if (ret) {
1288 dd_dev_err(dd, "Unable to read from PCI config\n");
1289 return_error = 1;
1290 goto done;
1293 dd_dev_info(dd, "%s: ..old link control2: 0x%x\n", __func__,
1294 (u32)lnkctl2);
1295 /* only write to parent if target is not as high as ours */
1296 if ((lnkctl2 & LNKCTL2_TARGET_LINK_SPEED_MASK) < target_vector) {
1297 lnkctl2 &= ~LNKCTL2_TARGET_LINK_SPEED_MASK;
1298 lnkctl2 |= target_vector;
1299 dd_dev_info(dd, "%s: ..new link control2: 0x%x\n", __func__,
1300 (u32)lnkctl2);
1301 ret = pcie_capability_write_word(parent,
1302 PCI_EXP_LNKCTL2, lnkctl2);
1303 if (ret) {
1304 dd_dev_err(dd, "Unable to write to PCI config\n");
1305 return_error = 1;
1306 goto done;
1308 } else {
1309 dd_dev_info(dd, "%s: ..target speed is OK\n", __func__);
1312 dd_dev_info(dd, "%s: setting target link speed\n", __func__);
1313 ret = pcie_capability_read_word(dd->pcidev, PCI_EXP_LNKCTL2, &lnkctl2);
1314 if (ret) {
1315 dd_dev_err(dd, "Unable to read from PCI config\n");
1316 return_error = 1;
1317 goto done;
1320 dd_dev_info(dd, "%s: ..old link control2: 0x%x\n", __func__,
1321 (u32)lnkctl2);
1322 lnkctl2 &= ~LNKCTL2_TARGET_LINK_SPEED_MASK;
1323 lnkctl2 |= target_vector;
1324 dd_dev_info(dd, "%s: ..new link control2: 0x%x\n", __func__,
1325 (u32)lnkctl2);
1326 ret = pcie_capability_write_word(dd->pcidev, PCI_EXP_LNKCTL2, lnkctl2);
1327 if (ret) {
1328 dd_dev_err(dd, "Unable to write to PCI config\n");
1329 return_error = 1;
1330 goto done;
1333 /* step 5h: arm gasket logic */
1334 /* hold DC in reset across the SBR */
1335 write_csr(dd, CCE_DC_CTRL, CCE_DC_CTRL_DC_RESET_SMASK);
1336 (void)read_csr(dd, CCE_DC_CTRL); /* DC reset hold */
1337 /* save firmware control across the SBR */
1338 fw_ctrl = read_csr(dd, MISC_CFG_FW_CTRL);
1340 dd_dev_info(dd, "%s: arming gasket logic\n", __func__);
1341 arm_gasket_logic(dd);
1344 * step 6: quiesce PCIe link
1345 * The chip has already been reset, so there will be no traffic
1346 * from the chip. Linux has no easy way to enforce that it will
1347 * not try to access the device, so we just need to hope it doesn't
1348 * do it while we are doing the reset.
1352 * step 7: initiate the secondary bus reset (SBR)
1353 * step 8: hardware brings the links back up
1354 * step 9: wait for link speed transition to be complete
1356 dd_dev_info(dd, "%s: calling trigger_sbr\n", __func__);
1357 ret = trigger_sbr(dd);
1358 if (ret)
1359 goto done;
1361 /* step 10: decide what to do next */
1363 /* check if we can read PCI space */
1364 ret = pci_read_config_word(dd->pcidev, PCI_VENDOR_ID, &vendor);
1365 if (ret) {
1366 dd_dev_info(dd,
1367 "%s: read of VendorID failed after SBR, err %d\n",
1368 __func__, ret);
1369 return_error = 1;
1370 goto done;
1372 if (vendor == 0xffff) {
1373 dd_dev_info(dd, "%s: VendorID is all 1s after SBR\n", __func__);
1374 return_error = 1;
1375 ret = -EIO;
1376 goto done;
1379 /* restore PCI space registers we know were reset */
1380 dd_dev_info(dd, "%s: calling restore_pci_variables\n", __func__);
1381 ret = restore_pci_variables(dd);
1382 if (ret) {
1383 dd_dev_err(dd, "%s: Could not restore PCI variables\n",
1384 __func__);
1385 return_error = 1;
1386 goto done;
1389 /* restore firmware control */
1390 write_csr(dd, MISC_CFG_FW_CTRL, fw_ctrl);
1393 * Check the gasket block status.
1395 * This is the first CSR read after the SBR. If the read returns
1396 * all 1s (fails), the link did not make it back.
1398 * Once we're sure we can read and write, clear the DC reset after
1399 * the SBR. Then check for any per-lane errors. Then look over
1400 * the status.
1402 reg = read_csr(dd, ASIC_PCIE_SD_HOST_STATUS);
1403 dd_dev_info(dd, "%s: gasket block status: 0x%llx\n", __func__, reg);
1404 if (reg == ~0ull) { /* PCIe read failed/timeout */
1405 dd_dev_err(dd, "SBR failed - unable to read from device\n");
1406 return_error = 1;
1407 ret = -ENOSYS;
1408 goto done;
1411 /* clear the DC reset */
1412 write_csr(dd, CCE_DC_CTRL, 0);
1414 /* Set the LED off */
1415 setextled(dd, 0);
1417 /* check for any per-lane errors */
1418 ret = pci_read_config_dword(dd->pcidev, PCIE_CFG_SPCIE2, &reg32);
1419 if (ret) {
1420 dd_dev_err(dd, "Unable to read from PCI config\n");
1421 return_error = 1;
1422 goto done;
1425 dd_dev_info(dd, "%s: per-lane errors: 0x%x\n", __func__, reg32);
1427 /* extract status, look for our HFI */
1428 status = (reg >> ASIC_PCIE_SD_HOST_STATUS_FW_DNLD_STS_SHIFT)
1429 & ASIC_PCIE_SD_HOST_STATUS_FW_DNLD_STS_MASK;
1430 if ((status & (1 << dd->hfi1_id)) == 0) {
1431 dd_dev_err(dd,
1432 "%s: gasket status 0x%x, expecting 0x%x\n",
1433 __func__, status, 1 << dd->hfi1_id);
1434 ret = -EIO;
1435 goto done;
1438 /* extract error */
1439 err = (reg >> ASIC_PCIE_SD_HOST_STATUS_FW_DNLD_ERR_SHIFT)
1440 & ASIC_PCIE_SD_HOST_STATUS_FW_DNLD_ERR_MASK;
1441 if (err) {
1442 dd_dev_err(dd, "%s: gasket error %d\n", __func__, err);
1443 ret = -EIO;
1444 goto done;
1447 /* update our link information cache */
1448 update_lbus_info(dd);
1449 dd_dev_info(dd, "%s: new speed and width: %s\n", __func__,
1450 dd->lbus_info);
1452 if (dd->lbus_speed != target_speed) { /* not target */
1453 /* maybe retry */
1454 do_retry = retry_count < pcie_retry;
1455 dd_dev_err(dd, "PCIe link speed did not switch to Gen%d%s\n",
1456 pcie_target, do_retry ? ", retrying" : "");
1457 retry_count++;
1458 if (do_retry) {
1459 msleep(100); /* allow time to settle */
1460 goto retry;
1462 ret = -EIO;
1465 done:
1466 if (therm) {
1467 write_csr(dd, ASIC_CFG_THERM_POLL_EN, 0x1);
1468 msleep(100);
1469 dd_dev_info(dd, "%s: Re-enable therm polling\n",
1470 __func__);
1472 release_chip_resource(dd, CR_SBUS);
1473 done_no_mutex:
1474 /* return no error if it is OK to be at current speed */
1475 if (ret && !return_error) {
1476 dd_dev_err(dd, "Proceeding at current speed PCIe speed\n");
1477 ret = 0;
1480 dd_dev_info(dd, "%s: done\n", __func__);
1481 return ret;