2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 #include <linux/highmem.h>
34 #include <linux/module.h>
35 #include <linux/init.h>
36 #include <linux/errno.h>
37 #include <linux/pci.h>
38 #include <linux/dma-mapping.h>
39 #include <linux/slab.h>
40 #include <linux/io-mapping.h>
41 #include <linux/interrupt.h>
42 #include <linux/delay.h>
43 #include <linux/mlx5/driver.h>
44 #include <linux/mlx5/cq.h>
45 #include <linux/mlx5/qp.h>
46 #include <linux/mlx5/srq.h>
47 #include <linux/debugfs.h>
48 #include <linux/kmod.h>
49 #include <linux/mlx5/mlx5_ifc.h>
50 #include <linux/mlx5/vport.h>
51 #ifdef CONFIG_RFS_ACCEL
52 #include <linux/cpu_rmap.h>
54 #include <net/devlink.h>
55 #include "mlx5_core.h"
60 #include "fpga/core.h"
61 #include "accel/ipsec.h"
62 #include "lib/clock.h"
64 MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
65 MODULE_DESCRIPTION("Mellanox Connect-IB, ConnectX-4 core driver");
66 MODULE_LICENSE("Dual BSD/GPL");
67 MODULE_VERSION(DRIVER_VERSION
);
69 unsigned int mlx5_core_debug_mask
;
70 module_param_named(debug_mask
, mlx5_core_debug_mask
, uint
, 0644);
71 MODULE_PARM_DESC(debug_mask
, "debug mask: 1 = dump cmd data, 2 = dump cmd exec time, 3 = both. Default=0");
73 #define MLX5_DEFAULT_PROF 2
74 static unsigned int prof_sel
= MLX5_DEFAULT_PROF
;
75 module_param_named(prof_sel
, prof_sel
, uint
, 0444);
76 MODULE_PARM_DESC(prof_sel
, "profile selector. Valid range 0 - 2");
78 static u32 sw_owner_id
[4];
81 MLX5_ATOMIC_REQ_MODE_BE
= 0x0,
82 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS
= 0x1,
85 static struct mlx5_profile profile
[] = {
90 .mask
= MLX5_PROF_MASK_QP_SIZE
,
94 .mask
= MLX5_PROF_MASK_QP_SIZE
|
95 MLX5_PROF_MASK_MR_CACHE
,
184 #define FW_INIT_TIMEOUT_MILI 2000
185 #define FW_INIT_WAIT_MS 2
186 #define FW_PRE_INIT_TIMEOUT_MILI 10000
188 static int wait_fw_init(struct mlx5_core_dev
*dev
, u32 max_wait_mili
)
190 unsigned long end
= jiffies
+ msecs_to_jiffies(max_wait_mili
);
193 while (fw_initializing(dev
)) {
194 if (time_after(jiffies
, end
)) {
198 msleep(FW_INIT_WAIT_MS
);
204 static void mlx5_set_driver_version(struct mlx5_core_dev
*dev
)
206 int driver_ver_sz
= MLX5_FLD_SZ_BYTES(set_driver_version_in
,
208 u8 in
[MLX5_ST_SZ_BYTES(set_driver_version_in
)] = {0};
209 u8 out
[MLX5_ST_SZ_BYTES(set_driver_version_out
)] = {0};
210 int remaining_size
= driver_ver_sz
;
213 if (!MLX5_CAP_GEN(dev
, driver_version
))
216 string
= MLX5_ADDR_OF(set_driver_version_in
, in
, driver_version
);
218 strncpy(string
, "Linux", remaining_size
);
220 remaining_size
= max_t(int, 0, driver_ver_sz
- strlen(string
));
221 strncat(string
, ",", remaining_size
);
223 remaining_size
= max_t(int, 0, driver_ver_sz
- strlen(string
));
224 strncat(string
, DRIVER_NAME
, remaining_size
);
226 remaining_size
= max_t(int, 0, driver_ver_sz
- strlen(string
));
227 strncat(string
, ",", remaining_size
);
229 remaining_size
= max_t(int, 0, driver_ver_sz
- strlen(string
));
230 strncat(string
, DRIVER_VERSION
, remaining_size
);
233 MLX5_SET(set_driver_version_in
, in
, opcode
,
234 MLX5_CMD_OP_SET_DRIVER_VERSION
);
236 mlx5_cmd_exec(dev
, in
, sizeof(in
), out
, sizeof(out
));
239 static int set_dma_caps(struct pci_dev
*pdev
)
243 err
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(64));
245 dev_warn(&pdev
->dev
, "Warning: couldn't set 64-bit PCI DMA mask\n");
246 err
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
248 dev_err(&pdev
->dev
, "Can't set PCI DMA mask, aborting\n");
253 err
= pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(64));
256 "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
257 err
= pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(32));
260 "Can't set consistent PCI DMA mask, aborting\n");
265 dma_set_max_seg_size(&pdev
->dev
, 2u * 1024 * 1024 * 1024);
269 static int mlx5_pci_enable_device(struct mlx5_core_dev
*dev
)
271 struct pci_dev
*pdev
= dev
->pdev
;
274 mutex_lock(&dev
->pci_status_mutex
);
275 if (dev
->pci_status
== MLX5_PCI_STATUS_DISABLED
) {
276 err
= pci_enable_device(pdev
);
278 dev
->pci_status
= MLX5_PCI_STATUS_ENABLED
;
280 mutex_unlock(&dev
->pci_status_mutex
);
285 static void mlx5_pci_disable_device(struct mlx5_core_dev
*dev
)
287 struct pci_dev
*pdev
= dev
->pdev
;
289 mutex_lock(&dev
->pci_status_mutex
);
290 if (dev
->pci_status
== MLX5_PCI_STATUS_ENABLED
) {
291 pci_disable_device(pdev
);
292 dev
->pci_status
= MLX5_PCI_STATUS_DISABLED
;
294 mutex_unlock(&dev
->pci_status_mutex
);
297 static int request_bar(struct pci_dev
*pdev
)
301 if (!(pci_resource_flags(pdev
, 0) & IORESOURCE_MEM
)) {
302 dev_err(&pdev
->dev
, "Missing registers BAR, aborting\n");
306 err
= pci_request_regions(pdev
, DRIVER_NAME
);
308 dev_err(&pdev
->dev
, "Couldn't get PCI resources, aborting\n");
313 static void release_bar(struct pci_dev
*pdev
)
315 pci_release_regions(pdev
);
318 static int mlx5_alloc_irq_vectors(struct mlx5_core_dev
*dev
)
320 struct mlx5_priv
*priv
= &dev
->priv
;
321 struct mlx5_eq_table
*table
= &priv
->eq_table
;
322 int num_eqs
= 1 << MLX5_CAP_GEN(dev
, log_max_eq
);
326 nvec
= MLX5_CAP_GEN(dev
, num_ports
) * num_online_cpus() +
327 MLX5_EQ_VEC_COMP_BASE
;
328 nvec
= min_t(int, nvec
, num_eqs
);
329 if (nvec
<= MLX5_EQ_VEC_COMP_BASE
)
332 priv
->irq_info
= kcalloc(nvec
, sizeof(*priv
->irq_info
), GFP_KERNEL
);
336 nvec
= pci_alloc_irq_vectors(dev
->pdev
,
337 MLX5_EQ_VEC_COMP_BASE
+ 1, nvec
,
341 goto err_free_irq_info
;
344 table
->num_comp_vectors
= nvec
- MLX5_EQ_VEC_COMP_BASE
;
349 kfree(priv
->irq_info
);
353 static void mlx5_free_irq_vectors(struct mlx5_core_dev
*dev
)
355 struct mlx5_priv
*priv
= &dev
->priv
;
357 pci_free_irq_vectors(dev
->pdev
);
358 kfree(priv
->irq_info
);
361 struct mlx5_reg_host_endianness
{
366 #define CAP_MASK(pos, size) ((u64)((1 << (size)) - 1) << (pos))
369 MLX5_CAP_BITS_RW_MASK
= CAP_MASK(MLX5_CAP_OFF_CMDIF_CSUM
, 2) |
370 MLX5_DEV_CAP_FLAG_DCT
,
373 static u16
to_fw_pkey_sz(struct mlx5_core_dev
*dev
, u32 size
)
389 mlx5_core_warn(dev
, "invalid pkey table size %d\n", size
);
394 static int mlx5_core_get_caps_mode(struct mlx5_core_dev
*dev
,
395 enum mlx5_cap_type cap_type
,
396 enum mlx5_cap_mode cap_mode
)
398 u8 in
[MLX5_ST_SZ_BYTES(query_hca_cap_in
)];
399 int out_sz
= MLX5_ST_SZ_BYTES(query_hca_cap_out
);
400 void *out
, *hca_caps
;
401 u16 opmod
= (cap_type
<< 1) | (cap_mode
& 0x01);
404 memset(in
, 0, sizeof(in
));
405 out
= kzalloc(out_sz
, GFP_KERNEL
);
409 MLX5_SET(query_hca_cap_in
, in
, opcode
, MLX5_CMD_OP_QUERY_HCA_CAP
);
410 MLX5_SET(query_hca_cap_in
, in
, op_mod
, opmod
);
411 err
= mlx5_cmd_exec(dev
, in
, sizeof(in
), out
, out_sz
);
414 "QUERY_HCA_CAP : type(%x) opmode(%x) Failed(%d)\n",
415 cap_type
, cap_mode
, err
);
419 hca_caps
= MLX5_ADDR_OF(query_hca_cap_out
, out
, capability
);
422 case HCA_CAP_OPMOD_GET_MAX
:
423 memcpy(dev
->caps
.hca_max
[cap_type
], hca_caps
,
424 MLX5_UN_SZ_BYTES(hca_cap_union
));
426 case HCA_CAP_OPMOD_GET_CUR
:
427 memcpy(dev
->caps
.hca_cur
[cap_type
], hca_caps
,
428 MLX5_UN_SZ_BYTES(hca_cap_union
));
432 "Tried to query dev cap type(%x) with wrong opmode(%x)\n",
442 int mlx5_core_get_caps(struct mlx5_core_dev
*dev
, enum mlx5_cap_type cap_type
)
446 ret
= mlx5_core_get_caps_mode(dev
, cap_type
, HCA_CAP_OPMOD_GET_CUR
);
449 return mlx5_core_get_caps_mode(dev
, cap_type
, HCA_CAP_OPMOD_GET_MAX
);
452 static int set_caps(struct mlx5_core_dev
*dev
, void *in
, int in_sz
, int opmod
)
454 u32 out
[MLX5_ST_SZ_DW(set_hca_cap_out
)] = {0};
456 MLX5_SET(set_hca_cap_in
, in
, opcode
, MLX5_CMD_OP_SET_HCA_CAP
);
457 MLX5_SET(set_hca_cap_in
, in
, op_mod
, opmod
<< 1);
458 return mlx5_cmd_exec(dev
, in
, in_sz
, out
, sizeof(out
));
461 static int handle_hca_cap_atomic(struct mlx5_core_dev
*dev
)
465 int set_sz
= MLX5_ST_SZ_BYTES(set_hca_cap_in
);
469 if (MLX5_CAP_GEN(dev
, atomic
)) {
470 err
= mlx5_core_get_caps(dev
, MLX5_CAP_ATOMIC
);
479 supported_atomic_req_8B_endianness_mode_1
);
481 if (req_endianness
!= MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS
)
484 set_ctx
= kzalloc(set_sz
, GFP_KERNEL
);
488 set_hca_cap
= MLX5_ADDR_OF(set_hca_cap_in
, set_ctx
, capability
);
490 /* Set requestor to host endianness */
491 MLX5_SET(atomic_caps
, set_hca_cap
, atomic_req_8B_endianness_mode
,
492 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS
);
494 err
= set_caps(dev
, set_ctx
, set_sz
, MLX5_SET_HCA_CAP_OP_MOD_ATOMIC
);
500 static int handle_hca_cap(struct mlx5_core_dev
*dev
)
502 void *set_ctx
= NULL
;
503 struct mlx5_profile
*prof
= dev
->profile
;
505 int set_sz
= MLX5_ST_SZ_BYTES(set_hca_cap_in
);
508 set_ctx
= kzalloc(set_sz
, GFP_KERNEL
);
512 err
= mlx5_core_get_caps(dev
, MLX5_CAP_GENERAL
);
516 set_hca_cap
= MLX5_ADDR_OF(set_hca_cap_in
, set_ctx
,
518 memcpy(set_hca_cap
, dev
->caps
.hca_cur
[MLX5_CAP_GENERAL
],
519 MLX5_ST_SZ_BYTES(cmd_hca_cap
));
521 mlx5_core_dbg(dev
, "Current Pkey table size %d Setting new size %d\n",
522 mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(dev
, pkey_table_size
)),
524 /* we limit the size of the pkey table to 128 entries for now */
525 MLX5_SET(cmd_hca_cap
, set_hca_cap
, pkey_table_size
,
526 to_fw_pkey_sz(dev
, 128));
528 /* Check log_max_qp from HCA caps to set in current profile */
529 if (MLX5_CAP_GEN_MAX(dev
, log_max_qp
) < profile
[prof_sel
].log_max_qp
) {
530 mlx5_core_warn(dev
, "log_max_qp value in current profile is %d, changing it to HCA capability limit (%d)\n",
531 profile
[prof_sel
].log_max_qp
,
532 MLX5_CAP_GEN_MAX(dev
, log_max_qp
));
533 profile
[prof_sel
].log_max_qp
= MLX5_CAP_GEN_MAX(dev
, log_max_qp
);
535 if (prof
->mask
& MLX5_PROF_MASK_QP_SIZE
)
536 MLX5_SET(cmd_hca_cap
, set_hca_cap
, log_max_qp
,
539 /* disable cmdif checksum */
540 MLX5_SET(cmd_hca_cap
, set_hca_cap
, cmdif_checksum
, 0);
542 /* Enable 4K UAR only when HCA supports it and page size is bigger
545 if (MLX5_CAP_GEN_MAX(dev
, uar_4k
) && PAGE_SIZE
> 4096)
546 MLX5_SET(cmd_hca_cap
, set_hca_cap
, uar_4k
, 1);
548 MLX5_SET(cmd_hca_cap
, set_hca_cap
, log_uar_page_sz
, PAGE_SHIFT
- 12);
550 if (MLX5_CAP_GEN_MAX(dev
, cache_line_128byte
))
551 MLX5_SET(cmd_hca_cap
,
554 cache_line_size() == 128 ? 1 : 0);
556 if (MLX5_CAP_GEN_MAX(dev
, dct
))
557 MLX5_SET(cmd_hca_cap
, set_hca_cap
, dct
, 1);
559 if (MLX5_CAP_GEN_MAX(dev
, num_vhca_ports
))
560 MLX5_SET(cmd_hca_cap
,
563 MLX5_CAP_GEN_MAX(dev
, num_vhca_ports
));
565 err
= set_caps(dev
, set_ctx
, set_sz
,
566 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE
);
573 static int set_hca_ctrl(struct mlx5_core_dev
*dev
)
575 struct mlx5_reg_host_endianness he_in
;
576 struct mlx5_reg_host_endianness he_out
;
579 if (!mlx5_core_is_pf(dev
))
582 memset(&he_in
, 0, sizeof(he_in
));
583 he_in
.he
= MLX5_SET_HOST_ENDIANNESS
;
584 err
= mlx5_core_access_reg(dev
, &he_in
, sizeof(he_in
),
585 &he_out
, sizeof(he_out
),
586 MLX5_REG_HOST_ENDIANNESS
, 0, 1);
590 static int mlx5_core_set_hca_defaults(struct mlx5_core_dev
*dev
)
594 /* Disable local_lb by default */
595 if (MLX5_CAP_GEN(dev
, port_type
) == MLX5_CAP_PORT_TYPE_ETH
)
596 ret
= mlx5_nic_vport_update_local_lb(dev
, false);
601 int mlx5_core_enable_hca(struct mlx5_core_dev
*dev
, u16 func_id
)
603 u32 out
[MLX5_ST_SZ_DW(enable_hca_out
)] = {0};
604 u32 in
[MLX5_ST_SZ_DW(enable_hca_in
)] = {0};
606 MLX5_SET(enable_hca_in
, in
, opcode
, MLX5_CMD_OP_ENABLE_HCA
);
607 MLX5_SET(enable_hca_in
, in
, function_id
, func_id
);
608 return mlx5_cmd_exec(dev
, &in
, sizeof(in
), &out
, sizeof(out
));
611 int mlx5_core_disable_hca(struct mlx5_core_dev
*dev
, u16 func_id
)
613 u32 out
[MLX5_ST_SZ_DW(disable_hca_out
)] = {0};
614 u32 in
[MLX5_ST_SZ_DW(disable_hca_in
)] = {0};
616 MLX5_SET(disable_hca_in
, in
, opcode
, MLX5_CMD_OP_DISABLE_HCA
);
617 MLX5_SET(disable_hca_in
, in
, function_id
, func_id
);
618 return mlx5_cmd_exec(dev
, in
, sizeof(in
), out
, sizeof(out
));
621 u64
mlx5_read_internal_timer(struct mlx5_core_dev
*dev
)
623 u32 timer_h
, timer_h1
, timer_l
;
625 timer_h
= ioread32be(&dev
->iseg
->internal_timer_h
);
626 timer_l
= ioread32be(&dev
->iseg
->internal_timer_l
);
627 timer_h1
= ioread32be(&dev
->iseg
->internal_timer_h
);
628 if (timer_h
!= timer_h1
) /* wrap around */
629 timer_l
= ioread32be(&dev
->iseg
->internal_timer_l
);
631 return (u64
)timer_l
| (u64
)timer_h1
<< 32;
634 static int mlx5_irq_set_affinity_hint(struct mlx5_core_dev
*mdev
, int i
)
636 struct mlx5_priv
*priv
= &mdev
->priv
;
637 int irq
= pci_irq_vector(mdev
->pdev
, MLX5_EQ_VEC_COMP_BASE
+ i
);
639 if (!zalloc_cpumask_var(&priv
->irq_info
[i
].mask
, GFP_KERNEL
)) {
640 mlx5_core_warn(mdev
, "zalloc_cpumask_var failed");
644 cpumask_set_cpu(cpumask_local_spread(i
, priv
->numa_node
),
645 priv
->irq_info
[i
].mask
);
647 if (IS_ENABLED(CONFIG_SMP
) &&
648 irq_set_affinity_hint(irq
, priv
->irq_info
[i
].mask
))
649 mlx5_core_warn(mdev
, "irq_set_affinity_hint failed, irq 0x%.4x", irq
);
654 static void mlx5_irq_clear_affinity_hint(struct mlx5_core_dev
*mdev
, int i
)
656 struct mlx5_priv
*priv
= &mdev
->priv
;
657 int irq
= pci_irq_vector(mdev
->pdev
, MLX5_EQ_VEC_COMP_BASE
+ i
);
659 irq_set_affinity_hint(irq
, NULL
);
660 free_cpumask_var(priv
->irq_info
[i
].mask
);
663 static int mlx5_irq_set_affinity_hints(struct mlx5_core_dev
*mdev
)
668 for (i
= 0; i
< mdev
->priv
.eq_table
.num_comp_vectors
; i
++) {
669 err
= mlx5_irq_set_affinity_hint(mdev
, i
);
677 for (i
--; i
>= 0; i
--)
678 mlx5_irq_clear_affinity_hint(mdev
, i
);
683 static void mlx5_irq_clear_affinity_hints(struct mlx5_core_dev
*mdev
)
687 for (i
= 0; i
< mdev
->priv
.eq_table
.num_comp_vectors
; i
++)
688 mlx5_irq_clear_affinity_hint(mdev
, i
);
691 int mlx5_vector2eqn(struct mlx5_core_dev
*dev
, int vector
, int *eqn
,
694 struct mlx5_eq_table
*table
= &dev
->priv
.eq_table
;
695 struct mlx5_eq
*eq
, *n
;
698 spin_lock(&table
->lock
);
699 list_for_each_entry_safe(eq
, n
, &table
->comp_eqs_list
, list
) {
700 if (eq
->index
== vector
) {
707 spin_unlock(&table
->lock
);
711 EXPORT_SYMBOL(mlx5_vector2eqn
);
713 struct mlx5_eq
*mlx5_eqn2eq(struct mlx5_core_dev
*dev
, int eqn
)
715 struct mlx5_eq_table
*table
= &dev
->priv
.eq_table
;
718 spin_lock(&table
->lock
);
719 list_for_each_entry(eq
, &table
->comp_eqs_list
, list
)
720 if (eq
->eqn
== eqn
) {
721 spin_unlock(&table
->lock
);
725 spin_unlock(&table
->lock
);
727 return ERR_PTR(-ENOENT
);
730 static void free_comp_eqs(struct mlx5_core_dev
*dev
)
732 struct mlx5_eq_table
*table
= &dev
->priv
.eq_table
;
733 struct mlx5_eq
*eq
, *n
;
735 #ifdef CONFIG_RFS_ACCEL
737 free_irq_cpu_rmap(dev
->rmap
);
741 spin_lock(&table
->lock
);
742 list_for_each_entry_safe(eq
, n
, &table
->comp_eqs_list
, list
) {
744 spin_unlock(&table
->lock
);
745 if (mlx5_destroy_unmap_eq(dev
, eq
))
746 mlx5_core_warn(dev
, "failed to destroy EQ 0x%x\n",
749 spin_lock(&table
->lock
);
751 spin_unlock(&table
->lock
);
754 static int alloc_comp_eqs(struct mlx5_core_dev
*dev
)
756 struct mlx5_eq_table
*table
= &dev
->priv
.eq_table
;
757 char name
[MLX5_MAX_IRQ_NAME
];
764 INIT_LIST_HEAD(&table
->comp_eqs_list
);
765 ncomp_vec
= table
->num_comp_vectors
;
766 nent
= MLX5_COMP_EQ_SIZE
;
767 #ifdef CONFIG_RFS_ACCEL
768 dev
->rmap
= alloc_irq_cpu_rmap(ncomp_vec
);
772 for (i
= 0; i
< ncomp_vec
; i
++) {
773 eq
= kzalloc(sizeof(*eq
), GFP_KERNEL
);
779 #ifdef CONFIG_RFS_ACCEL
780 irq_cpu_rmap_add(dev
->rmap
, pci_irq_vector(dev
->pdev
,
781 MLX5_EQ_VEC_COMP_BASE
+ i
));
783 snprintf(name
, MLX5_MAX_IRQ_NAME
, "mlx5_comp%d", i
);
784 err
= mlx5_create_map_eq(dev
, eq
,
785 i
+ MLX5_EQ_VEC_COMP_BASE
, nent
, 0,
786 name
, MLX5_EQ_TYPE_COMP
);
791 mlx5_core_dbg(dev
, "allocated completion EQN %d\n", eq
->eqn
);
793 spin_lock(&table
->lock
);
794 list_add_tail(&eq
->list
, &table
->comp_eqs_list
);
795 spin_unlock(&table
->lock
);
805 static int mlx5_core_set_issi(struct mlx5_core_dev
*dev
)
807 u32 query_in
[MLX5_ST_SZ_DW(query_issi_in
)] = {0};
808 u32 query_out
[MLX5_ST_SZ_DW(query_issi_out
)] = {0};
812 MLX5_SET(query_issi_in
, query_in
, opcode
, MLX5_CMD_OP_QUERY_ISSI
);
813 err
= mlx5_cmd_exec(dev
, query_in
, sizeof(query_in
),
814 query_out
, sizeof(query_out
));
819 mlx5_cmd_mbox_status(query_out
, &status
, &syndrome
);
820 if (!status
|| syndrome
== MLX5_DRIVER_SYND
) {
821 mlx5_core_err(dev
, "Failed to query ISSI err(%d) status(%d) synd(%d)\n",
822 err
, status
, syndrome
);
826 mlx5_core_warn(dev
, "Query ISSI is not supported by FW, ISSI is 0\n");
831 sup_issi
= MLX5_GET(query_issi_out
, query_out
, supported_issi_dw0
);
833 if (sup_issi
& (1 << 1)) {
834 u32 set_in
[MLX5_ST_SZ_DW(set_issi_in
)] = {0};
835 u32 set_out
[MLX5_ST_SZ_DW(set_issi_out
)] = {0};
837 MLX5_SET(set_issi_in
, set_in
, opcode
, MLX5_CMD_OP_SET_ISSI
);
838 MLX5_SET(set_issi_in
, set_in
, current_issi
, 1);
839 err
= mlx5_cmd_exec(dev
, set_in
, sizeof(set_in
),
840 set_out
, sizeof(set_out
));
842 mlx5_core_err(dev
, "Failed to set ISSI to 1 err(%d)\n",
850 } else if (sup_issi
& (1 << 0) || !sup_issi
) {
857 static int mlx5_pci_init(struct mlx5_core_dev
*dev
, struct mlx5_priv
*priv
)
859 struct pci_dev
*pdev
= dev
->pdev
;
862 pci_set_drvdata(dev
->pdev
, dev
);
863 strncpy(priv
->name
, dev_name(&pdev
->dev
), MLX5_MAX_NAME_LEN
);
864 priv
->name
[MLX5_MAX_NAME_LEN
- 1] = 0;
866 mutex_init(&priv
->pgdir_mutex
);
867 INIT_LIST_HEAD(&priv
->pgdir_list
);
868 spin_lock_init(&priv
->mkey_lock
);
870 mutex_init(&priv
->alloc_mutex
);
872 priv
->numa_node
= dev_to_node(&dev
->pdev
->dev
);
874 priv
->dbg_root
= debugfs_create_dir(dev_name(&pdev
->dev
), mlx5_debugfs_root
);
878 err
= mlx5_pci_enable_device(dev
);
880 dev_err(&pdev
->dev
, "Cannot enable PCI device, aborting\n");
884 err
= request_bar(pdev
);
886 dev_err(&pdev
->dev
, "error requesting BARs, aborting\n");
890 pci_set_master(pdev
);
892 err
= set_dma_caps(pdev
);
894 dev_err(&pdev
->dev
, "Failed setting DMA capabilities mask, aborting\n");
898 dev
->iseg_base
= pci_resource_start(dev
->pdev
, 0);
899 dev
->iseg
= ioremap(dev
->iseg_base
, sizeof(*dev
->iseg
));
902 dev_err(&pdev
->dev
, "Failed mapping initialization segment, aborting\n");
909 pci_clear_master(dev
->pdev
);
910 release_bar(dev
->pdev
);
912 mlx5_pci_disable_device(dev
);
915 debugfs_remove(priv
->dbg_root
);
919 static void mlx5_pci_close(struct mlx5_core_dev
*dev
, struct mlx5_priv
*priv
)
922 pci_clear_master(dev
->pdev
);
923 release_bar(dev
->pdev
);
924 mlx5_pci_disable_device(dev
);
925 debugfs_remove(priv
->dbg_root
);
928 static int mlx5_init_once(struct mlx5_core_dev
*dev
, struct mlx5_priv
*priv
)
930 struct pci_dev
*pdev
= dev
->pdev
;
933 err
= mlx5_query_board_id(dev
);
935 dev_err(&pdev
->dev
, "query board id failed\n");
939 err
= mlx5_eq_init(dev
);
941 dev_err(&pdev
->dev
, "failed to initialize eq\n");
945 err
= mlx5_init_cq_table(dev
);
947 dev_err(&pdev
->dev
, "failed to initialize cq table\n");
951 mlx5_init_qp_table(dev
);
953 mlx5_init_srq_table(dev
);
955 mlx5_init_mkey_table(dev
);
957 mlx5_init_reserved_gids(dev
);
959 mlx5_init_clock(dev
);
961 err
= mlx5_init_rl_table(dev
);
963 dev_err(&pdev
->dev
, "Failed to init rate limiting\n");
964 goto err_tables_cleanup
;
967 err
= mlx5_mpfs_init(dev
);
969 dev_err(&pdev
->dev
, "Failed to init l2 table %d\n", err
);
973 err
= mlx5_eswitch_init(dev
);
975 dev_err(&pdev
->dev
, "Failed to init eswitch %d\n", err
);
976 goto err_mpfs_cleanup
;
979 err
= mlx5_sriov_init(dev
);
981 dev_err(&pdev
->dev
, "Failed to init sriov %d\n", err
);
982 goto err_eswitch_cleanup
;
985 err
= mlx5_fpga_init(dev
);
987 dev_err(&pdev
->dev
, "Failed to init fpga device %d\n", err
);
988 goto err_sriov_cleanup
;
994 mlx5_sriov_cleanup(dev
);
996 mlx5_eswitch_cleanup(dev
->priv
.eswitch
);
998 mlx5_mpfs_cleanup(dev
);
1000 mlx5_cleanup_rl_table(dev
);
1002 mlx5_cleanup_mkey_table(dev
);
1003 mlx5_cleanup_srq_table(dev
);
1004 mlx5_cleanup_qp_table(dev
);
1005 mlx5_cleanup_cq_table(dev
);
1008 mlx5_eq_cleanup(dev
);
1014 static void mlx5_cleanup_once(struct mlx5_core_dev
*dev
)
1016 mlx5_fpga_cleanup(dev
);
1017 mlx5_sriov_cleanup(dev
);
1018 mlx5_eswitch_cleanup(dev
->priv
.eswitch
);
1019 mlx5_mpfs_cleanup(dev
);
1020 mlx5_cleanup_rl_table(dev
);
1021 mlx5_cleanup_clock(dev
);
1022 mlx5_cleanup_reserved_gids(dev
);
1023 mlx5_cleanup_mkey_table(dev
);
1024 mlx5_cleanup_srq_table(dev
);
1025 mlx5_cleanup_qp_table(dev
);
1026 mlx5_cleanup_cq_table(dev
);
1027 mlx5_eq_cleanup(dev
);
1030 static int mlx5_load_one(struct mlx5_core_dev
*dev
, struct mlx5_priv
*priv
,
1033 struct pci_dev
*pdev
= dev
->pdev
;
1036 mutex_lock(&dev
->intf_state_mutex
);
1037 if (test_bit(MLX5_INTERFACE_STATE_UP
, &dev
->intf_state
)) {
1038 dev_warn(&dev
->pdev
->dev
, "%s: interface is up, NOP\n",
1043 dev_info(&pdev
->dev
, "firmware version: %d.%d.%d\n", fw_rev_maj(dev
),
1044 fw_rev_min(dev
), fw_rev_sub(dev
));
1046 /* on load removing any previous indication of internal error, device is
1049 dev
->state
= MLX5_DEVICE_STATE_UP
;
1051 /* wait for firmware to accept initialization segments configurations
1053 err
= wait_fw_init(dev
, FW_PRE_INIT_TIMEOUT_MILI
);
1055 dev_err(&dev
->pdev
->dev
, "Firmware over %d MS in pre-initializing state, aborting\n",
1056 FW_PRE_INIT_TIMEOUT_MILI
);
1060 err
= mlx5_cmd_init(dev
);
1062 dev_err(&pdev
->dev
, "Failed initializing command interface, aborting\n");
1066 err
= wait_fw_init(dev
, FW_INIT_TIMEOUT_MILI
);
1068 dev_err(&dev
->pdev
->dev
, "Firmware over %d MS in initializing state, aborting\n",
1069 FW_INIT_TIMEOUT_MILI
);
1070 goto err_cmd_cleanup
;
1073 err
= mlx5_core_enable_hca(dev
, 0);
1075 dev_err(&pdev
->dev
, "enable hca failed\n");
1076 goto err_cmd_cleanup
;
1079 err
= mlx5_core_set_issi(dev
);
1081 dev_err(&pdev
->dev
, "failed to set issi\n");
1082 goto err_disable_hca
;
1085 err
= mlx5_satisfy_startup_pages(dev
, 1);
1087 dev_err(&pdev
->dev
, "failed to allocate boot pages\n");
1088 goto err_disable_hca
;
1091 err
= set_hca_ctrl(dev
);
1093 dev_err(&pdev
->dev
, "set_hca_ctrl failed\n");
1094 goto reclaim_boot_pages
;
1097 err
= handle_hca_cap(dev
);
1099 dev_err(&pdev
->dev
, "handle_hca_cap failed\n");
1100 goto reclaim_boot_pages
;
1103 err
= handle_hca_cap_atomic(dev
);
1105 dev_err(&pdev
->dev
, "handle_hca_cap_atomic failed\n");
1106 goto reclaim_boot_pages
;
1109 err
= mlx5_satisfy_startup_pages(dev
, 0);
1111 dev_err(&pdev
->dev
, "failed to allocate init pages\n");
1112 goto reclaim_boot_pages
;
1115 err
= mlx5_pagealloc_start(dev
);
1117 dev_err(&pdev
->dev
, "mlx5_pagealloc_start failed\n");
1118 goto reclaim_boot_pages
;
1121 err
= mlx5_cmd_init_hca(dev
, sw_owner_id
);
1123 dev_err(&pdev
->dev
, "init hca failed\n");
1124 goto err_pagealloc_stop
;
1127 mlx5_set_driver_version(dev
);
1129 mlx5_start_health_poll(dev
);
1131 err
= mlx5_query_hca_caps(dev
);
1133 dev_err(&pdev
->dev
, "query hca failed\n");
1138 err
= mlx5_init_once(dev
, priv
);
1140 dev_err(&pdev
->dev
, "sw objs init failed\n");
1145 err
= mlx5_alloc_irq_vectors(dev
);
1147 dev_err(&pdev
->dev
, "alloc irq vectors failed\n");
1148 goto err_cleanup_once
;
1151 dev
->priv
.uar
= mlx5_get_uars_page(dev
);
1152 if (IS_ERR(dev
->priv
.uar
)) {
1153 dev_err(&pdev
->dev
, "Failed allocating uar, aborting\n");
1154 err
= PTR_ERR(dev
->priv
.uar
);
1155 goto err_disable_msix
;
1158 err
= mlx5_start_eqs(dev
);
1160 dev_err(&pdev
->dev
, "Failed to start pages and async EQs\n");
1164 err
= alloc_comp_eqs(dev
);
1166 dev_err(&pdev
->dev
, "Failed to alloc completion EQs\n");
1170 err
= mlx5_irq_set_affinity_hints(dev
);
1172 dev_err(&pdev
->dev
, "Failed to alloc affinity hint cpumask\n");
1173 goto err_affinity_hints
;
1176 err
= mlx5_init_fs(dev
);
1178 dev_err(&pdev
->dev
, "Failed to init flow steering\n");
1182 err
= mlx5_core_set_hca_defaults(dev
);
1184 dev_err(&pdev
->dev
, "Failed to set hca defaults\n");
1188 err
= mlx5_sriov_attach(dev
);
1190 dev_err(&pdev
->dev
, "sriov init failed %d\n", err
);
1194 err
= mlx5_fpga_device_start(dev
);
1196 dev_err(&pdev
->dev
, "fpga device start failed %d\n", err
);
1197 goto err_fpga_start
;
1199 err
= mlx5_accel_ipsec_init(dev
);
1201 dev_err(&pdev
->dev
, "IPSec device start failed %d\n", err
);
1202 goto err_ipsec_start
;
1205 if (mlx5_device_registered(dev
)) {
1206 mlx5_attach_device(dev
);
1208 err
= mlx5_register_device(dev
);
1210 dev_err(&pdev
->dev
, "mlx5_register_device failed %d\n", err
);
1215 set_bit(MLX5_INTERFACE_STATE_UP
, &dev
->intf_state
);
1217 mutex_unlock(&dev
->intf_state_mutex
);
1222 mlx5_accel_ipsec_cleanup(dev
);
1224 mlx5_fpga_device_stop(dev
);
1227 mlx5_sriov_detach(dev
);
1230 mlx5_cleanup_fs(dev
);
1233 mlx5_irq_clear_affinity_hints(dev
);
1242 mlx5_put_uars_page(dev
, priv
->uar
);
1245 mlx5_free_irq_vectors(dev
);
1249 mlx5_cleanup_once(dev
);
1252 mlx5_stop_health_poll(dev
);
1253 if (mlx5_cmd_teardown_hca(dev
)) {
1254 dev_err(&dev
->pdev
->dev
, "tear_down_hca failed, skip cleanup\n");
1259 mlx5_pagealloc_stop(dev
);
1262 mlx5_reclaim_startup_pages(dev
);
1265 mlx5_core_disable_hca(dev
, 0);
1268 mlx5_cmd_cleanup(dev
);
1271 dev
->state
= MLX5_DEVICE_STATE_INTERNAL_ERROR
;
1272 mutex_unlock(&dev
->intf_state_mutex
);
1277 static int mlx5_unload_one(struct mlx5_core_dev
*dev
, struct mlx5_priv
*priv
,
1283 mlx5_drain_health_recovery(dev
);
1285 mutex_lock(&dev
->intf_state_mutex
);
1286 if (!test_bit(MLX5_INTERFACE_STATE_UP
, &dev
->intf_state
)) {
1287 dev_warn(&dev
->pdev
->dev
, "%s: interface is down, NOP\n",
1290 mlx5_cleanup_once(dev
);
1294 clear_bit(MLX5_INTERFACE_STATE_UP
, &dev
->intf_state
);
1296 if (mlx5_device_registered(dev
))
1297 mlx5_detach_device(dev
);
1299 mlx5_accel_ipsec_cleanup(dev
);
1300 mlx5_fpga_device_stop(dev
);
1302 mlx5_sriov_detach(dev
);
1303 mlx5_cleanup_fs(dev
);
1304 mlx5_irq_clear_affinity_hints(dev
);
1307 mlx5_put_uars_page(dev
, priv
->uar
);
1308 mlx5_free_irq_vectors(dev
);
1310 mlx5_cleanup_once(dev
);
1311 mlx5_stop_health_poll(dev
);
1312 err
= mlx5_cmd_teardown_hca(dev
);
1314 dev_err(&dev
->pdev
->dev
, "tear_down_hca failed, skip cleanup\n");
1317 mlx5_pagealloc_stop(dev
);
1318 mlx5_reclaim_startup_pages(dev
);
1319 mlx5_core_disable_hca(dev
, 0);
1320 mlx5_cmd_cleanup(dev
);
1323 mutex_unlock(&dev
->intf_state_mutex
);
1327 struct mlx5_core_event_handler
{
1328 void (*event
)(struct mlx5_core_dev
*dev
,
1329 enum mlx5_dev_event event
,
1333 static const struct devlink_ops mlx5_devlink_ops
= {
1334 #ifdef CONFIG_MLX5_ESWITCH
1335 .eswitch_mode_set
= mlx5_devlink_eswitch_mode_set
,
1336 .eswitch_mode_get
= mlx5_devlink_eswitch_mode_get
,
1337 .eswitch_inline_mode_set
= mlx5_devlink_eswitch_inline_mode_set
,
1338 .eswitch_inline_mode_get
= mlx5_devlink_eswitch_inline_mode_get
,
1339 .eswitch_encap_mode_set
= mlx5_devlink_eswitch_encap_mode_set
,
1340 .eswitch_encap_mode_get
= mlx5_devlink_eswitch_encap_mode_get
,
1344 #define MLX5_IB_MOD "mlx5_ib"
1345 static int init_one(struct pci_dev
*pdev
,
1346 const struct pci_device_id
*id
)
1348 struct mlx5_core_dev
*dev
;
1349 struct devlink
*devlink
;
1350 struct mlx5_priv
*priv
;
1353 devlink
= devlink_alloc(&mlx5_devlink_ops
, sizeof(*dev
));
1355 dev_err(&pdev
->dev
, "kzalloc failed\n");
1359 dev
= devlink_priv(devlink
);
1361 priv
->pci_dev_data
= id
->driver_data
;
1363 pci_set_drvdata(pdev
, dev
);
1366 dev
->event
= mlx5_core_event
;
1367 dev
->profile
= &profile
[prof_sel
];
1369 INIT_LIST_HEAD(&priv
->ctx_list
);
1370 spin_lock_init(&priv
->ctx_lock
);
1371 mutex_init(&dev
->pci_status_mutex
);
1372 mutex_init(&dev
->intf_state_mutex
);
1374 INIT_LIST_HEAD(&priv
->waiting_events_list
);
1375 priv
->is_accum_events
= false;
1377 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1378 err
= init_srcu_struct(&priv
->pfault_srcu
);
1380 dev_err(&pdev
->dev
, "init_srcu_struct failed with error code %d\n",
1385 mutex_init(&priv
->bfregs
.reg_head
.lock
);
1386 mutex_init(&priv
->bfregs
.wc_head
.lock
);
1387 INIT_LIST_HEAD(&priv
->bfregs
.reg_head
.list
);
1388 INIT_LIST_HEAD(&priv
->bfregs
.wc_head
.list
);
1390 err
= mlx5_pci_init(dev
, priv
);
1392 dev_err(&pdev
->dev
, "mlx5_pci_init failed with error code %d\n", err
);
1396 err
= mlx5_health_init(dev
);
1398 dev_err(&pdev
->dev
, "mlx5_health_init failed with error code %d\n", err
);
1402 mlx5_pagealloc_init(dev
);
1404 err
= mlx5_load_one(dev
, priv
, true);
1406 dev_err(&pdev
->dev
, "mlx5_load_one failed with error code %d\n", err
);
1410 request_module_nowait(MLX5_IB_MOD
);
1412 err
= devlink_register(devlink
, &pdev
->dev
);
1416 pci_save_state(pdev
);
1420 mlx5_unload_one(dev
, priv
, true);
1422 mlx5_pagealloc_cleanup(dev
);
1423 mlx5_health_cleanup(dev
);
1425 mlx5_pci_close(dev
, priv
);
1427 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1428 cleanup_srcu_struct(&priv
->pfault_srcu
);
1431 devlink_free(devlink
);
1436 static void remove_one(struct pci_dev
*pdev
)
1438 struct mlx5_core_dev
*dev
= pci_get_drvdata(pdev
);
1439 struct devlink
*devlink
= priv_to_devlink(dev
);
1440 struct mlx5_priv
*priv
= &dev
->priv
;
1442 devlink_unregister(devlink
);
1443 mlx5_unregister_device(dev
);
1445 if (mlx5_unload_one(dev
, priv
, true)) {
1446 dev_err(&dev
->pdev
->dev
, "mlx5_unload_one failed\n");
1447 mlx5_health_cleanup(dev
);
1451 mlx5_pagealloc_cleanup(dev
);
1452 mlx5_health_cleanup(dev
);
1453 mlx5_pci_close(dev
, priv
);
1454 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1455 cleanup_srcu_struct(&priv
->pfault_srcu
);
1457 devlink_free(devlink
);
1460 static pci_ers_result_t
mlx5_pci_err_detected(struct pci_dev
*pdev
,
1461 pci_channel_state_t state
)
1463 struct mlx5_core_dev
*dev
= pci_get_drvdata(pdev
);
1464 struct mlx5_priv
*priv
= &dev
->priv
;
1466 dev_info(&pdev
->dev
, "%s was called\n", __func__
);
1468 mlx5_enter_error_state(dev
, false);
1469 mlx5_unload_one(dev
, priv
, false);
1470 /* In case of kernel call drain the health wq */
1472 mlx5_drain_health_wq(dev
);
1473 mlx5_pci_disable_device(dev
);
1476 return state
== pci_channel_io_perm_failure
?
1477 PCI_ERS_RESULT_DISCONNECT
: PCI_ERS_RESULT_NEED_RESET
;
1480 /* wait for the device to show vital signs by waiting
1481 * for the health counter to start counting.
1483 static int wait_vital(struct pci_dev
*pdev
)
1485 struct mlx5_core_dev
*dev
= pci_get_drvdata(pdev
);
1486 struct mlx5_core_health
*health
= &dev
->priv
.health
;
1487 const int niter
= 100;
1492 for (i
= 0; i
< niter
; i
++) {
1493 count
= ioread32be(health
->health_counter
);
1494 if (count
&& count
!= 0xffffffff) {
1495 if (last_count
&& last_count
!= count
) {
1496 dev_info(&pdev
->dev
, "Counter value 0x%x after %d iterations\n", count
, i
);
1507 static pci_ers_result_t
mlx5_pci_slot_reset(struct pci_dev
*pdev
)
1509 struct mlx5_core_dev
*dev
= pci_get_drvdata(pdev
);
1512 dev_info(&pdev
->dev
, "%s was called\n", __func__
);
1514 err
= mlx5_pci_enable_device(dev
);
1516 dev_err(&pdev
->dev
, "%s: mlx5_pci_enable_device failed with error code: %d\n"
1518 return PCI_ERS_RESULT_DISCONNECT
;
1521 pci_set_master(pdev
);
1522 pci_restore_state(pdev
);
1523 pci_save_state(pdev
);
1525 if (wait_vital(pdev
)) {
1526 dev_err(&pdev
->dev
, "%s: wait_vital timed out\n", __func__
);
1527 return PCI_ERS_RESULT_DISCONNECT
;
1530 return PCI_ERS_RESULT_RECOVERED
;
1533 static void mlx5_pci_resume(struct pci_dev
*pdev
)
1535 struct mlx5_core_dev
*dev
= pci_get_drvdata(pdev
);
1536 struct mlx5_priv
*priv
= &dev
->priv
;
1539 dev_info(&pdev
->dev
, "%s was called\n", __func__
);
1541 err
= mlx5_load_one(dev
, priv
, false);
1543 dev_err(&pdev
->dev
, "%s: mlx5_load_one failed with error code: %d\n"
1546 dev_info(&pdev
->dev
, "%s: device recovered\n", __func__
);
1549 static const struct pci_error_handlers mlx5_err_handler
= {
1550 .error_detected
= mlx5_pci_err_detected
,
1551 .slot_reset
= mlx5_pci_slot_reset
,
1552 .resume
= mlx5_pci_resume
1555 static int mlx5_try_fast_unload(struct mlx5_core_dev
*dev
)
1559 if (!MLX5_CAP_GEN(dev
, force_teardown
)) {
1560 mlx5_core_dbg(dev
, "force teardown is not supported in the firmware\n");
1564 if (dev
->state
== MLX5_DEVICE_STATE_INTERNAL_ERROR
) {
1565 mlx5_core_dbg(dev
, "Device in internal error state, giving up\n");
1569 /* Panic tear down fw command will stop the PCI bus communication
1570 * with the HCA, so the health polll is no longer needed.
1572 mlx5_drain_health_wq(dev
);
1573 mlx5_stop_health_poll(dev
);
1575 ret
= mlx5_cmd_force_teardown_hca(dev
);
1577 mlx5_core_dbg(dev
, "Firmware couldn't do fast unload error: %d\n", ret
);
1578 mlx5_start_health_poll(dev
);
1582 mlx5_enter_error_state(dev
, true);
1587 static void shutdown(struct pci_dev
*pdev
)
1589 struct mlx5_core_dev
*dev
= pci_get_drvdata(pdev
);
1590 struct mlx5_priv
*priv
= &dev
->priv
;
1593 dev_info(&pdev
->dev
, "Shutdown was called\n");
1594 err
= mlx5_try_fast_unload(dev
);
1596 mlx5_unload_one(dev
, priv
, false);
1597 mlx5_pci_disable_device(dev
);
1600 static const struct pci_device_id mlx5_core_pci_table
[] = {
1601 { PCI_VDEVICE(MELLANOX
, PCI_DEVICE_ID_MELLANOX_CONNECTIB
) },
1602 { PCI_VDEVICE(MELLANOX
, 0x1012), MLX5_PCI_DEV_IS_VF
}, /* Connect-IB VF */
1603 { PCI_VDEVICE(MELLANOX
, PCI_DEVICE_ID_MELLANOX_CONNECTX4
) },
1604 { PCI_VDEVICE(MELLANOX
, 0x1014), MLX5_PCI_DEV_IS_VF
}, /* ConnectX-4 VF */
1605 { PCI_VDEVICE(MELLANOX
, PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX
) },
1606 { PCI_VDEVICE(MELLANOX
, 0x1016), MLX5_PCI_DEV_IS_VF
}, /* ConnectX-4LX VF */
1607 { PCI_VDEVICE(MELLANOX
, 0x1017) }, /* ConnectX-5, PCIe 3.0 */
1608 { PCI_VDEVICE(MELLANOX
, 0x1018), MLX5_PCI_DEV_IS_VF
}, /* ConnectX-5 VF */
1609 { PCI_VDEVICE(MELLANOX
, 0x1019) }, /* ConnectX-5 Ex */
1610 { PCI_VDEVICE(MELLANOX
, 0x101a), MLX5_PCI_DEV_IS_VF
}, /* ConnectX-5 Ex VF */
1611 { PCI_VDEVICE(MELLANOX
, 0x101b) }, /* ConnectX-6 */
1612 { PCI_VDEVICE(MELLANOX
, 0x101c), MLX5_PCI_DEV_IS_VF
}, /* ConnectX-6 VF */
1613 { PCI_VDEVICE(MELLANOX
, 0xa2d2) }, /* BlueField integrated ConnectX-5 network controller */
1614 { PCI_VDEVICE(MELLANOX
, 0xa2d3), MLX5_PCI_DEV_IS_VF
}, /* BlueField integrated ConnectX-5 network controller VF */
1618 MODULE_DEVICE_TABLE(pci
, mlx5_core_pci_table
);
1620 void mlx5_disable_device(struct mlx5_core_dev
*dev
)
1622 mlx5_pci_err_detected(dev
->pdev
, 0);
1625 void mlx5_recover_device(struct mlx5_core_dev
*dev
)
1627 mlx5_pci_disable_device(dev
);
1628 if (mlx5_pci_slot_reset(dev
->pdev
) == PCI_ERS_RESULT_RECOVERED
)
1629 mlx5_pci_resume(dev
->pdev
);
1632 static struct pci_driver mlx5_core_driver
= {
1633 .name
= DRIVER_NAME
,
1634 .id_table
= mlx5_core_pci_table
,
1636 .remove
= remove_one
,
1637 .shutdown
= shutdown
,
1638 .err_handler
= &mlx5_err_handler
,
1639 .sriov_configure
= mlx5_core_sriov_configure
,
1642 static void mlx5_core_verify_params(void)
1644 if (prof_sel
>= ARRAY_SIZE(profile
)) {
1645 pr_warn("mlx5_core: WARNING: Invalid module parameter prof_sel %d, valid range 0-%zu, changing back to default(%d)\n",
1647 ARRAY_SIZE(profile
) - 1,
1649 prof_sel
= MLX5_DEFAULT_PROF
;
1653 static int __init
init(void)
1657 get_random_bytes(&sw_owner_id
, sizeof(sw_owner_id
));
1659 mlx5_core_verify_params();
1660 mlx5_register_debugfs();
1662 err
= pci_register_driver(&mlx5_core_driver
);
1666 #ifdef CONFIG_MLX5_CORE_EN
1673 mlx5_unregister_debugfs();
1677 static void __exit
cleanup(void)
1679 #ifdef CONFIG_MLX5_CORE_EN
1682 pci_unregister_driver(&mlx5_core_driver
);
1683 mlx5_unregister_debugfs();
1687 module_exit(cleanup
);