2 * Device Tree Source for AM4372 SoC
4 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
11 #include <dt-bindings/gpio/gpio.h>
12 #include <dt-bindings/interrupt-controller/arm-gic.h>
14 #include "skeleton.dtsi"
17 compatible = "ti,am4372", "ti,am43";
18 interrupt-parent = <&wakeupgen>;
31 ethernet0 = &cpsw_emac0;
32 ethernet1 = &cpsw_emac1;
39 compatible = "arm,cortex-a9";
43 clocks = <&dpll_mpu_ck>;
46 clock-latency = <300000>; /* From omap-cpufreq driver */
50 gic: interrupt-controller@48241000 {
51 compatible = "arm,cortex-a9-gic";
53 #interrupt-cells = <3>;
54 reg = <0x48241000 0x1000>,
56 interrupt-parent = <&gic>;
59 wakeupgen: interrupt-controller@48281000 {
60 compatible = "ti,omap4-wugen-mpu";
62 #interrupt-cells = <3>;
63 reg = <0x48281000 0x1000>;
64 interrupt-parent = <&gic>;
68 compatible = "arm,cortex-a9-scu";
69 reg = <0x48240000 0x100>;
72 global_timer: timer@48240200 {
73 compatible = "arm,cortex-a9-global-timer";
74 reg = <0x48240200 0x100>;
75 interrupts = <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>;
76 interrupt-parent = <&gic>;
77 clocks = <&dpll_mpu_m2_ck>;
80 local_timer: timer@48240600 {
81 compatible = "arm,cortex-a9-twd-timer";
82 reg = <0x48240600 0x100>;
83 interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>;
84 interrupt-parent = <&gic>;
85 clocks = <&dpll_mpu_m2_ck>;
88 l2-cache-controller@48242000 {
89 compatible = "arm,pl310-cache";
90 reg = <0x48242000 0x1000>;
96 compatible = "ti,am4372-l3-noc", "simple-bus";
100 ti,hwmods = "l3_main";
101 reg = <0x44000000 0x400000
102 0x44800000 0x400000>;
103 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
104 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
106 l4_wkup: l4_wkup@44c00000 {
107 compatible = "ti,am4-l4-wkup", "simple-bus";
108 #address-cells = <1>;
110 ranges = <0 0x44c00000 0x287000>;
112 wkup_m3: wkup_m3@100000 {
113 compatible = "ti,am4372-wkup-m3";
114 reg = <0x100000 0x4000>,
116 reg-names = "umem", "dmem";
117 ti,hwmods = "wkup_m3";
118 ti,pm-firmware = "am335x-pm-firmware.elf";
122 compatible = "ti,am4-prcm";
123 reg = <0x1f0000 0x11000>;
124 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
126 prcm_clocks: clocks {
127 #address-cells = <1>;
131 prcm_clockdomains: clockdomains {
136 compatible = "ti,am4-scm", "simple-bus";
137 reg = <0x210000 0x4000>;
138 #address-cells = <1>;
140 ranges = <0 0x210000 0x4000>;
142 am43xx_pinmux: pinmux@800 {
143 compatible = "ti,am437-padconf",
146 #address-cells = <1>;
148 #interrupt-cells = <1>;
149 interrupt-controller;
150 pinctrl-single,register-width = <32>;
151 pinctrl-single,function-mask = <0xffffffff>;
154 scm_conf: scm_conf@0 {
155 compatible = "syscon";
157 #address-cells = <1>;
161 #address-cells = <1>;
166 wkup_m3_ipc: wkup_m3_ipc@1324 {
167 compatible = "ti,am4372-wkup-m3-ipc";
169 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
170 ti,rproc = <&wkup_m3>;
171 mboxes = <&mailbox &mbox_wkupm3>;
174 scm_clockdomains: clockdomains {
179 emif: emif@4c000000 {
180 compatible = "ti,emif-am4372";
181 reg = <0x4c000000 0x1000000>;
185 edma: edma@49000000 {
186 compatible = "ti,edma3";
187 ti,hwmods = "tpcc", "tptc0", "tptc1", "tptc2";
188 reg = <0x49000000 0x10000>,
190 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
191 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
192 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
196 uart0: serial@44e09000 {
197 compatible = "ti,am4372-uart","ti,omap2-uart";
198 reg = <0x44e09000 0x2000>;
199 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
203 uart1: serial@48022000 {
204 compatible = "ti,am4372-uart","ti,omap2-uart";
205 reg = <0x48022000 0x2000>;
206 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
211 uart2: serial@48024000 {
212 compatible = "ti,am4372-uart","ti,omap2-uart";
213 reg = <0x48024000 0x2000>;
214 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
219 uart3: serial@481a6000 {
220 compatible = "ti,am4372-uart","ti,omap2-uart";
221 reg = <0x481a6000 0x2000>;
222 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
227 uart4: serial@481a8000 {
228 compatible = "ti,am4372-uart","ti,omap2-uart";
229 reg = <0x481a8000 0x2000>;
230 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
235 uart5: serial@481aa000 {
236 compatible = "ti,am4372-uart","ti,omap2-uart";
237 reg = <0x481aa000 0x2000>;
238 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
243 mailbox: mailbox@480C8000 {
244 compatible = "ti,omap4-mailbox";
245 reg = <0x480C8000 0x200>;
246 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
247 ti,hwmods = "mailbox";
249 ti,mbox-num-users = <4>;
250 ti,mbox-num-fifos = <8>;
251 mbox_wkupm3: wkup_m3 {
252 ti,mbox-tx = <0 0 0>;
253 ti,mbox-rx = <0 0 3>;
257 timer1: timer@44e31000 {
258 compatible = "ti,am4372-timer-1ms","ti,am335x-timer-1ms";
259 reg = <0x44e31000 0x400>;
260 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
262 ti,hwmods = "timer1";
265 timer2: timer@48040000 {
266 compatible = "ti,am4372-timer","ti,am335x-timer";
267 reg = <0x48040000 0x400>;
268 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
269 ti,hwmods = "timer2";
272 timer3: timer@48042000 {
273 compatible = "ti,am4372-timer","ti,am335x-timer";
274 reg = <0x48042000 0x400>;
275 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
276 ti,hwmods = "timer3";
280 timer4: timer@48044000 {
281 compatible = "ti,am4372-timer","ti,am335x-timer";
282 reg = <0x48044000 0x400>;
283 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
285 ti,hwmods = "timer4";
289 timer5: timer@48046000 {
290 compatible = "ti,am4372-timer","ti,am335x-timer";
291 reg = <0x48046000 0x400>;
292 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
294 ti,hwmods = "timer5";
298 timer6: timer@48048000 {
299 compatible = "ti,am4372-timer","ti,am335x-timer";
300 reg = <0x48048000 0x400>;
301 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
303 ti,hwmods = "timer6";
307 timer7: timer@4804a000 {
308 compatible = "ti,am4372-timer","ti,am335x-timer";
309 reg = <0x4804a000 0x400>;
310 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
312 ti,hwmods = "timer7";
316 timer8: timer@481c1000 {
317 compatible = "ti,am4372-timer","ti,am335x-timer";
318 reg = <0x481c1000 0x400>;
319 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
320 ti,hwmods = "timer8";
324 timer9: timer@4833d000 {
325 compatible = "ti,am4372-timer","ti,am335x-timer";
326 reg = <0x4833d000 0x400>;
327 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
328 ti,hwmods = "timer9";
332 timer10: timer@4833f000 {
333 compatible = "ti,am4372-timer","ti,am335x-timer";
334 reg = <0x4833f000 0x400>;
335 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
336 ti,hwmods = "timer10";
340 timer11: timer@48341000 {
341 compatible = "ti,am4372-timer","ti,am335x-timer";
342 reg = <0x48341000 0x400>;
343 interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
344 ti,hwmods = "timer11";
348 counter32k: counter@44e86000 {
349 compatible = "ti,am4372-counter32k","ti,omap-counter32k";
350 reg = <0x44e86000 0x40>;
351 ti,hwmods = "counter_32k";
355 compatible = "ti,am4372-rtc", "ti,am3352-rtc",
357 reg = <0x44e3e000 0x1000>;
358 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH
359 GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
361 clocks = <&clk_32768_ck>;
362 clock-names = "int-clk";
367 compatible = "ti,am4372-wdt","ti,omap3-wdt";
368 reg = <0x44e35000 0x1000>;
369 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
370 ti,hwmods = "wd_timer2";
373 gpio0: gpio@44e07000 {
374 compatible = "ti,am4372-gpio","ti,omap4-gpio";
375 reg = <0x44e07000 0x1000>;
376 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
379 interrupt-controller;
380 #interrupt-cells = <2>;
385 gpio1: gpio@4804c000 {
386 compatible = "ti,am4372-gpio","ti,omap4-gpio";
387 reg = <0x4804c000 0x1000>;
388 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
391 interrupt-controller;
392 #interrupt-cells = <2>;
397 gpio2: gpio@481ac000 {
398 compatible = "ti,am4372-gpio","ti,omap4-gpio";
399 reg = <0x481ac000 0x1000>;
400 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
403 interrupt-controller;
404 #interrupt-cells = <2>;
409 gpio3: gpio@481ae000 {
410 compatible = "ti,am4372-gpio","ti,omap4-gpio";
411 reg = <0x481ae000 0x1000>;
412 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
415 interrupt-controller;
416 #interrupt-cells = <2>;
421 gpio4: gpio@48320000 {
422 compatible = "ti,am4372-gpio","ti,omap4-gpio";
423 reg = <0x48320000 0x1000>;
424 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
427 interrupt-controller;
428 #interrupt-cells = <2>;
433 gpio5: gpio@48322000 {
434 compatible = "ti,am4372-gpio","ti,omap4-gpio";
435 reg = <0x48322000 0x1000>;
436 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
439 interrupt-controller;
440 #interrupt-cells = <2>;
445 hwspinlock: spinlock@480ca000 {
446 compatible = "ti,omap4-hwspinlock";
447 reg = <0x480ca000 0x1000>;
448 ti,hwmods = "spinlock";
453 compatible = "ti,am4372-i2c","ti,omap4-i2c";
454 reg = <0x44e0b000 0x1000>;
455 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
457 #address-cells = <1>;
463 compatible = "ti,am4372-i2c","ti,omap4-i2c";
464 reg = <0x4802a000 0x1000>;
465 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
467 #address-cells = <1>;
473 compatible = "ti,am4372-i2c","ti,omap4-i2c";
474 reg = <0x4819c000 0x1000>;
475 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
477 #address-cells = <1>;
483 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
484 reg = <0x48030000 0x400>;
485 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
487 #address-cells = <1>;
493 compatible = "ti,omap4-hsmmc";
494 reg = <0x48060000 0x1000>;
497 ti,needs-special-reset;
500 dma-names = "tx", "rx";
501 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
506 compatible = "ti,omap4-hsmmc";
507 reg = <0x481d8000 0x1000>;
509 ti,needs-special-reset;
512 dma-names = "tx", "rx";
513 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
518 compatible = "ti,omap4-hsmmc";
519 reg = <0x47810000 0x1000>;
521 ti,needs-special-reset;
522 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
527 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
528 reg = <0x481a0000 0x400>;
529 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
531 #address-cells = <1>;
537 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
538 reg = <0x481a2000 0x400>;
539 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
541 #address-cells = <1>;
547 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
548 reg = <0x481a4000 0x400>;
549 interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
551 #address-cells = <1>;
557 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
558 reg = <0x48345000 0x400>;
559 interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
561 #address-cells = <1>;
566 mac: ethernet@4a100000 {
567 compatible = "ti,am4372-cpsw","ti,cpsw";
568 reg = <0x4a100000 0x800
570 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH
571 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH
572 GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH
573 GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
574 #address-cells = <1>;
576 ti,hwmods = "cpgmac0";
577 clocks = <&cpsw_125mhz_gclk>, <&cpsw_cpts_rft_clk>,
578 <&dpll_clksel_mac_clk>;
579 clock-names = "fck", "cpts", "50mclk";
580 assigned-clocks = <&dpll_clksel_mac_clk>;
581 assigned-clock-rates = <50000000>;
583 cpdma_channels = <8>;
584 ale_entries = <1024>;
585 bd_ram_size = <0x2000>;
588 mac_control = <0x20>;
591 cpts_clock_mult = <0x80000000>;
592 cpts_clock_shift = <29>;
595 davinci_mdio: mdio@4a101000 {
596 compatible = "ti,am4372-mdio","ti,davinci_mdio";
597 reg = <0x4a101000 0x100>;
598 #address-cells = <1>;
600 ti,hwmods = "davinci_mdio";
601 bus_freq = <1000000>;
605 cpsw_emac0: slave@4a100200 {
606 /* Filled in by U-Boot */
607 mac-address = [ 00 00 00 00 00 00 ];
610 cpsw_emac1: slave@4a100300 {
611 /* Filled in by U-Boot */
612 mac-address = [ 00 00 00 00 00 00 ];
615 phy_sel: cpsw-phy-sel@44e10650 {
616 compatible = "ti,am43xx-cpsw-phy-sel";
617 reg= <0x44e10650 0x4>;
618 reg-names = "gmii-sel";
622 epwmss0: epwmss@48300000 {
623 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
624 reg = <0x48300000 0x10>;
625 #address-cells = <1>;
628 ti,hwmods = "epwmss0";
631 ecap0: ecap@48300100 {
632 compatible = "ti,am4372-ecap","ti,am33xx-ecap";
634 reg = <0x48300100 0x80>;
639 ehrpwm0: ehrpwm@48300200 {
640 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
642 reg = <0x48300200 0x80>;
643 ti,hwmods = "ehrpwm0";
648 epwmss1: epwmss@48302000 {
649 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
650 reg = <0x48302000 0x10>;
651 #address-cells = <1>;
654 ti,hwmods = "epwmss1";
657 ecap1: ecap@48302100 {
658 compatible = "ti,am4372-ecap","ti,am33xx-ecap";
660 reg = <0x48302100 0x80>;
665 ehrpwm1: ehrpwm@48302200 {
666 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
668 reg = <0x48302200 0x80>;
669 ti,hwmods = "ehrpwm1";
674 epwmss2: epwmss@48304000 {
675 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
676 reg = <0x48304000 0x10>;
677 #address-cells = <1>;
680 ti,hwmods = "epwmss2";
683 ecap2: ecap@48304100 {
684 compatible = "ti,am4372-ecap","ti,am33xx-ecap";
686 reg = <0x48304100 0x80>;
691 ehrpwm2: ehrpwm@48304200 {
692 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
694 reg = <0x48304200 0x80>;
695 ti,hwmods = "ehrpwm2";
700 epwmss3: epwmss@48306000 {
701 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
702 reg = <0x48306000 0x10>;
703 #address-cells = <1>;
706 ti,hwmods = "epwmss3";
709 ehrpwm3: ehrpwm@48306200 {
710 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
712 reg = <0x48306200 0x80>;
713 ti,hwmods = "ehrpwm3";
718 epwmss4: epwmss@48308000 {
719 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
720 reg = <0x48308000 0x10>;
721 #address-cells = <1>;
724 ti,hwmods = "epwmss4";
727 ehrpwm4: ehrpwm@48308200 {
728 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
730 reg = <0x48308200 0x80>;
731 ti,hwmods = "ehrpwm4";
736 epwmss5: epwmss@4830a000 {
737 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
738 reg = <0x4830a000 0x10>;
739 #address-cells = <1>;
742 ti,hwmods = "epwmss5";
745 ehrpwm5: ehrpwm@4830a200 {
746 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
748 reg = <0x4830a200 0x80>;
749 ti,hwmods = "ehrpwm5";
754 tscadc: tscadc@44e0d000 {
755 compatible = "ti,am3359-tscadc";
756 reg = <0x44e0d000 0x1000>;
757 ti,hwmods = "adc_tsc";
758 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
759 clocks = <&adc_tsc_fck>;
764 compatible = "ti,am3359-tsc";
768 #io-channel-cells = <1>;
769 compatible = "ti,am3359-adc";
774 sham: sham@53100000 {
775 compatible = "ti,omap5-sham";
777 reg = <0x53100000 0x300>;
780 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
784 compatible = "ti,omap4-aes";
786 reg = <0x53501000 0xa0>;
787 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
790 dma-names = "tx", "rx";
794 compatible = "ti,omap4-des";
796 reg = <0x53701000 0xa0>;
797 interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
800 dma-names = "tx", "rx";
803 mcasp0: mcasp@48038000 {
804 compatible = "ti,am33xx-mcasp-audio";
805 ti,hwmods = "mcasp0";
806 reg = <0x48038000 0x2000>,
807 <0x46000000 0x400000>;
808 reg-names = "mpu", "dat";
809 interrupts = <80>, <81>;
810 interrupt-names = "tx", "rx";
814 dma-names = "tx", "rx";
817 mcasp1: mcasp@4803C000 {
818 compatible = "ti,am33xx-mcasp-audio";
819 ti,hwmods = "mcasp1";
820 reg = <0x4803C000 0x2000>,
821 <0x46400000 0x400000>;
822 reg-names = "mpu", "dat";
823 interrupts = <82>, <83>;
824 interrupt-names = "tx", "rx";
828 dma-names = "tx", "rx";
832 compatible = "ti,am3352-elm";
833 reg = <0x48080000 0x2000>;
834 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
836 clocks = <&l4ls_gclk>;
841 gpmc: gpmc@50000000 {
842 compatible = "ti,am3352-gpmc";
844 clocks = <&l3s_gclk>;
846 reg = <0x50000000 0x2000>;
847 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
849 gpmc,num-waitpins = <2>;
850 #address-cells = <2>;
855 am43xx_control_usb2phy1: control-phy@44e10620 {
856 compatible = "ti,control-phy-usb2-am437";
857 reg = <0x44e10620 0x4>;
861 am43xx_control_usb2phy2: control-phy@0x44e10628 {
862 compatible = "ti,control-phy-usb2-am437";
863 reg = <0x44e10628 0x4>;
867 ocp2scp0: ocp2scp@483a8000 {
868 compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
869 #address-cells = <1>;
872 ti,hwmods = "ocp2scp0";
874 usb2_phy1: phy@483a8000 {
875 compatible = "ti,am437x-usb2";
876 reg = <0x483a8000 0x8000>;
877 ctrl-module = <&am43xx_control_usb2phy1>;
878 clocks = <&usb_phy0_always_on_clk32k>,
879 <&usb_otg_ss0_refclk960m>;
880 clock-names = "wkupclk", "refclk";
886 ocp2scp1: ocp2scp@483e8000 {
887 compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
888 #address-cells = <1>;
891 ti,hwmods = "ocp2scp1";
893 usb2_phy2: phy@483e8000 {
894 compatible = "ti,am437x-usb2";
895 reg = <0x483e8000 0x8000>;
896 ctrl-module = <&am43xx_control_usb2phy2>;
897 clocks = <&usb_phy1_always_on_clk32k>,
898 <&usb_otg_ss1_refclk960m>;
899 clock-names = "wkupclk", "refclk";
905 dwc3_1: omap_dwc3@48380000 {
906 compatible = "ti,am437x-dwc3";
907 ti,hwmods = "usb_otg_ss0";
908 reg = <0x48380000 0x10000>;
909 interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
910 #address-cells = <1>;
916 compatible = "synopsys,dwc3";
917 reg = <0x48390000 0x10000>;
918 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
919 <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
920 <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
921 interrupt-names = "peripheral",
925 phy-names = "usb2-phy";
926 maximum-speed = "high-speed";
929 snps,dis_u3_susphy_quirk;
930 snps,dis_u2_susphy_quirk;
934 dwc3_2: omap_dwc3@483c0000 {
935 compatible = "ti,am437x-dwc3";
936 ti,hwmods = "usb_otg_ss1";
937 reg = <0x483c0000 0x10000>;
938 interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
939 #address-cells = <1>;
945 compatible = "synopsys,dwc3";
946 reg = <0x483d0000 0x10000>;
947 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
948 <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
949 <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
950 interrupt-names = "peripheral",
954 phy-names = "usb2-phy";
955 maximum-speed = "high-speed";
958 snps,dis_u3_susphy_quirk;
959 snps,dis_u2_susphy_quirk;
963 qspi: qspi@47900000 {
964 compatible = "ti,am4372-qspi";
965 reg = <0x47900000 0x100>;
966 #address-cells = <1>;
969 interrupts = <0 138 0x4>;
975 compatible = "ti,am4372-hdq";
976 reg = <0x48347000 0x1000>;
977 interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
978 clocks = <&func_12m_clk>;
985 compatible = "ti,omap3-dss";
986 reg = <0x4832a000 0x200>;
988 ti,hwmods = "dss_core";
989 clocks = <&disp_clk>;
991 #address-cells = <1>;
995 dispc: dispc@4832a400 {
996 compatible = "ti,omap3-dispc";
997 reg = <0x4832a400 0x400>;
998 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
999 ti,hwmods = "dss_dispc";
1000 clocks = <&disp_clk>;
1001 clock-names = "fck";
1004 rfbi: rfbi@4832a800 {
1005 compatible = "ti,omap3-rfbi";
1006 reg = <0x4832a800 0x100>;
1007 ti,hwmods = "dss_rfbi";
1008 clocks = <&disp_clk>;
1009 clock-names = "fck";
1010 status = "disabled";
1014 ocmcram: ocmcram@40300000 {
1015 compatible = "mmio-sram";
1016 reg = <0x40300000 0x40000>; /* 256k */
1019 dcan0: can@481cc000 {
1020 compatible = "ti,am4372-d_can", "ti,am3352-d_can";
1021 ti,hwmods = "d_can0";
1022 clocks = <&dcan0_fck>;
1023 clock-names = "fck";
1024 reg = <0x481cc000 0x2000>;
1025 syscon-raminit = <&scm_conf 0x644 0>;
1026 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
1027 status = "disabled";
1030 dcan1: can@481d0000 {
1031 compatible = "ti,am4372-d_can", "ti,am3352-d_can";
1032 ti,hwmods = "d_can1";
1033 clocks = <&dcan1_fck>;
1034 clock-names = "fck";
1035 reg = <0x481d0000 0x2000>;
1036 syscon-raminit = <&scm_conf 0x644 1>;
1037 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
1038 status = "disabled";
1041 vpfe0: vpfe@48326000 {
1042 compatible = "ti,am437x-vpfe";
1043 reg = <0x48326000 0x2000>;
1044 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
1045 ti,hwmods = "vpfe0";
1046 status = "disabled";
1049 vpfe1: vpfe@48328000 {
1050 compatible = "ti,am437x-vpfe";
1051 reg = <0x48328000 0x2000>;
1052 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
1053 ti,hwmods = "vpfe1";
1054 status = "disabled";
1059 /include/ "am43xx-clocks.dtsi"