3 #include "skeleton.dtsi"
4 #include <dt-bindings/clock/qcom,gcc-msm8960.h>
5 #include <dt-bindings/reset/qcom,gcc-msm8960.h>
6 #include <dt-bindings/clock/qcom,mmcc-msm8960.h>
7 #include <dt-bindings/soc/qcom,gsbi.h>
8 #include <dt-bindings/interrupt-controller/arm-gic.h>
10 model = "Qualcomm APQ8064";
11 compatible = "qcom,apq8064";
12 interrupt-parent = <&intc>;
19 compatible = "qcom,krait";
20 enable-method = "qcom,kpss-acc-v1";
23 next-level-cache = <&L2>;
26 cpu-idle-states = <&CPU_SPC>;
30 compatible = "qcom,krait";
31 enable-method = "qcom,kpss-acc-v1";
34 next-level-cache = <&L2>;
37 cpu-idle-states = <&CPU_SPC>;
41 compatible = "qcom,krait";
42 enable-method = "qcom,kpss-acc-v1";
45 next-level-cache = <&L2>;
48 cpu-idle-states = <&CPU_SPC>;
52 compatible = "qcom,krait";
53 enable-method = "qcom,kpss-acc-v1";
56 next-level-cache = <&L2>;
59 cpu-idle-states = <&CPU_SPC>;
69 compatible = "qcom,idle-state-spc",
71 entry-latency-us = <400>;
72 exit-latency-us = <900>;
73 min-residency-us = <3000>;
79 compatible = "qcom,krait-pmu";
80 interrupts = <1 10 0x304>;
87 compatible = "simple-bus";
89 tlmm_pinmux: pinctrl@800000 {
90 compatible = "qcom,apq8064-pinctrl";
91 reg = <0x800000 0x4000>;
96 #interrupt-cells = <2>;
97 interrupts = <0 16 IRQ_TYPE_LEVEL_HIGH>;
99 pinctrl-names = "default";
100 pinctrl-0 = <&ps_hold>;
102 sdc4_gpios: sdc4-gpios {
104 pins = "gpio63", "gpio64", "gpio65", "gpio66", "gpio67", "gpio68";
112 function = "ps_hold";
118 pins = "gpio20", "gpio21";
125 pins = "gpio8", "gpio9";
130 uart_pins: uart_pins {
132 pins = "gpio14", "gpio15", "gpio16", "gpio17";
138 intc: interrupt-controller@2000000 {
139 compatible = "qcom,msm-qgic2";
140 interrupt-controller;
141 #interrupt-cells = <3>;
142 reg = <0x02000000 0x1000>,
147 compatible = "qcom,kpss-timer", "qcom,msm-timer";
148 interrupts = <1 1 0x301>,
151 reg = <0x0200a000 0x100>;
152 clock-frequency = <27000000>,
154 cpu-offset = <0x80000>;
157 acc0: clock-controller@2088000 {
158 compatible = "qcom,kpss-acc-v1";
159 reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
162 acc1: clock-controller@2098000 {
163 compatible = "qcom,kpss-acc-v1";
164 reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
167 acc2: clock-controller@20a8000 {
168 compatible = "qcom,kpss-acc-v1";
169 reg = <0x020a8000 0x1000>, <0x02008000 0x1000>;
172 acc3: clock-controller@20b8000 {
173 compatible = "qcom,kpss-acc-v1";
174 reg = <0x020b8000 0x1000>, <0x02008000 0x1000>;
177 saw0: power-controller@2089000 {
178 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
179 reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
183 saw1: power-controller@2099000 {
184 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
185 reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
189 saw2: power-controller@20a9000 {
190 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
191 reg = <0x020a9000 0x1000>, <0x02009000 0x1000>;
195 saw3: power-controller@20b9000 {
196 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
197 reg = <0x020b9000 0x1000>, <0x02009000 0x1000>;
201 gsbi1: gsbi@12440000 {
203 compatible = "qcom,gsbi-v1.0.0";
205 reg = <0x12440000 0x100>;
206 clocks = <&gcc GSBI1_H_CLK>;
207 clock-names = "iface";
208 #address-cells = <1>;
212 syscon-tcsr = <&tcsr>;
215 compatible = "qcom,i2c-qup-v1.1.1";
216 reg = <0x12460000 0x1000>;
217 interrupts = <0 194 IRQ_TYPE_NONE>;
218 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>;
219 clock-names = "core", "iface";
220 #address-cells = <1>;
225 gsbi2: gsbi@12480000 {
227 compatible = "qcom,gsbi-v1.0.0";
229 reg = <0x12480000 0x100>;
230 clocks = <&gcc GSBI2_H_CLK>;
231 clock-names = "iface";
232 #address-cells = <1>;
236 syscon-tcsr = <&tcsr>;
239 compatible = "qcom,i2c-qup-v1.1.1";
240 reg = <0x124a0000 0x1000>;
241 interrupts = <0 196 IRQ_TYPE_NONE>;
242 clocks = <&gcc GSBI2_QUP_CLK>, <&gcc GSBI2_H_CLK>;
243 clock-names = "core", "iface";
244 #address-cells = <1>;
249 gsbi3: gsbi@16200000 {
251 compatible = "qcom,gsbi-v1.0.0";
253 reg = <0x16200000 0x100>;
254 clocks = <&gcc GSBI3_H_CLK>;
255 clock-names = "iface";
256 #address-cells = <1>;
260 compatible = "qcom,i2c-qup-v1.1.1";
261 reg = <0x16280000 0x1000>;
262 interrupts = <GIC_SPI 151 IRQ_TYPE_NONE>;
263 clocks = <&gcc GSBI3_QUP_CLK>,
265 clock-names = "core", "iface";
269 gsbi6: gsbi@16500000 {
271 compatible = "qcom,gsbi-v1.0.0";
273 reg = <0x16500000 0x03>;
274 clocks = <&gcc GSBI6_H_CLK>;
275 clock-names = "iface";
276 #address-cells = <1>;
280 gsbi6_serial: serial@16540000 {
281 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
282 reg = <0x16540000 0x100>,
284 interrupts = <0 156 0x0>;
285 clocks = <&gcc GSBI6_UART_CLK>, <&gcc GSBI6_H_CLK>;
286 clock-names = "core", "iface";
291 gsbi7: gsbi@16600000 {
293 compatible = "qcom,gsbi-v1.0.0";
295 reg = <0x16600000 0x100>;
296 clocks = <&gcc GSBI7_H_CLK>;
297 clock-names = "iface";
298 #address-cells = <1>;
301 syscon-tcsr = <&tcsr>;
303 gsbi7_serial: serial@16640000 {
304 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
305 reg = <0x16640000 0x1000>,
307 interrupts = <0 158 0x0>;
308 clocks = <&gcc GSBI7_UART_CLK>, <&gcc GSBI7_H_CLK>;
309 clock-names = "core", "iface";
315 compatible = "qcom,ssbi";
316 reg = <0x00500000 0x1000>;
317 qcom,controller-type = "pmic-arbiter";
320 compatible = "qcom,pm8921";
321 interrupt-parent = <&tlmm_pinmux>;
323 #interrupt-cells = <2>;
324 interrupt-controller;
325 #address-cells = <1>;
328 pm8921_gpio: gpio@150 {
330 compatible = "qcom,pm8921-gpio";
332 interrupts = <192 1>, <193 1>, <194 1>,
333 <195 1>, <196 1>, <197 1>,
334 <198 1>, <199 1>, <200 1>,
335 <201 1>, <202 1>, <203 1>,
336 <204 1>, <205 1>, <206 1>,
337 <207 1>, <208 1>, <209 1>,
338 <210 1>, <211 1>, <212 1>,
339 <213 1>, <214 1>, <215 1>,
340 <216 1>, <217 1>, <218 1>,
341 <219 1>, <220 1>, <221 1>,
342 <222 1>, <223 1>, <224 1>,
343 <225 1>, <226 1>, <227 1>,
344 <228 1>, <229 1>, <230 1>,
345 <231 1>, <232 1>, <233 1>,
353 pm8921_mpps: mpps@50 {
354 compatible = "qcom,pm8921-mpp";
359 <128 1>, <129 1>, <130 1>, <131 1>,
360 <132 1>, <133 1>, <134 1>, <135 1>,
361 <136 1>, <137 1>, <138 1>, <139 1>;
367 gcc: clock-controller@900000 {
368 compatible = "qcom,gcc-apq8064";
369 reg = <0x00900000 0x4000>;
374 lcc: clock-controller@28000000 {
375 compatible = "qcom,lcc-apq8064";
376 reg = <0x28000000 0x1000>;
381 mmcc: clock-controller@4000000 {
382 compatible = "qcom,mmcc-apq8064";
383 reg = <0x4000000 0x1000>;
388 l2cc: clock-controller@2011000 {
389 compatible = "syscon";
390 reg = <0x2011000 0x1000>;
394 compatible = "qcom,rpm-apq8064";
395 reg = <0x108000 0x1000>;
396 qcom,ipc = <&l2cc 0x8 2>;
398 interrupts = <GIC_SPI 19 IRQ_TYPE_EDGE_RISING>,
399 <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>,
400 <GIC_SPI 22 IRQ_TYPE_EDGE_RISING>;
401 interrupt-names = "ack", "err", "wakeup";
404 compatible = "qcom,rpm-pm8921-regulators";
406 pm8921_hdmi_switch: hdmi-switch {
412 usb1_phy: phy@12500000 {
413 compatible = "qcom,usb-otg-ci";
414 reg = <0x12500000 0x400>;
415 interrupts = <GIC_SPI 100 IRQ_TYPE_NONE>;
419 clocks = <&gcc USB_HS1_XCVR_CLK>,
420 <&gcc USB_HS1_H_CLK>;
421 clock-names = "core", "iface";
423 resets = <&gcc USB_HS1_RESET>;
424 reset-names = "link";
427 usb3_phy: phy@12520000 {
428 compatible = "qcom,usb-otg-ci";
429 reg = <0x12520000 0x400>;
430 interrupts = <GIC_SPI 188 IRQ_TYPE_NONE>;
434 clocks = <&gcc USB_HS3_XCVR_CLK>,
435 <&gcc USB_HS3_H_CLK>;
436 clock-names = "core", "iface";
438 resets = <&gcc USB_HS3_RESET>;
439 reset-names = "link";
442 usb4_phy: phy@12530000 {
443 compatible = "qcom,usb-otg-ci";
444 reg = <0x12530000 0x400>;
445 interrupts = <GIC_SPI 215 IRQ_TYPE_NONE>;
449 clocks = <&gcc USB_HS4_XCVR_CLK>,
450 <&gcc USB_HS4_H_CLK>;
451 clock-names = "core", "iface";
453 resets = <&gcc USB_HS4_RESET>;
454 reset-names = "link";
457 gadget1: gadget@12500000 {
458 compatible = "qcom,ci-hdrc";
459 reg = <0x12500000 0x400>;
461 dr_mode = "peripheral";
462 interrupts = <GIC_SPI 100 IRQ_TYPE_NONE>;
463 usb-phy = <&usb1_phy>;
467 compatible = "qcom,ehci-host";
468 reg = <0x12500000 0x400>;
469 interrupts = <GIC_SPI 100 IRQ_TYPE_NONE>;
471 usb-phy = <&usb1_phy>;
475 compatible = "qcom,ehci-host";
476 reg = <0x12520000 0x400>;
477 interrupts = <GIC_SPI 188 IRQ_TYPE_NONE>;
479 usb-phy = <&usb3_phy>;
483 compatible = "qcom,ehci-host";
484 reg = <0x12530000 0x400>;
485 interrupts = <GIC_SPI 215 IRQ_TYPE_NONE>;
487 usb-phy = <&usb4_phy>;
490 sata_phy0: phy@1b400000 {
491 compatible = "qcom,apq8064-sata-phy";
493 reg = <0x1b400000 0x200>;
494 reg-names = "phy_mem";
495 clocks = <&gcc SATA_PHY_CFG_CLK>;
500 sata0: sata@29000000 {
501 compatible = "generic-ahci";
503 reg = <0x29000000 0x180>;
504 interrupts = <GIC_SPI 209 IRQ_TYPE_NONE>;
506 clocks = <&gcc SFAB_SATA_S_H_CLK>,
509 <&gcc SATA_RXOOB_CLK>,
510 <&gcc SATA_PMALIVE_CLK>;
511 clock-names = "slave_iface",
517 assigned-clocks = <&gcc SATA_RXOOB_CLK>,
518 <&gcc SATA_PMALIVE_CLK>;
519 assigned-clock-rates = <100000000>, <100000000>;
522 phy-names = "sata-phy";
525 /* Temporary fixed regulator */
526 sdcc1bam:dma@12402000{
527 compatible = "qcom,bam-v1.3.0";
528 reg = <0x12402000 0x8000>;
529 interrupts = <0 98 0>;
530 clocks = <&gcc SDC1_H_CLK>;
531 clock-names = "bam_clk";
536 sdcc3bam:dma@12182000{
537 compatible = "qcom,bam-v1.3.0";
538 reg = <0x12182000 0x8000>;
539 interrupts = <0 96 0>;
540 clocks = <&gcc SDC3_H_CLK>;
541 clock-names = "bam_clk";
546 sdcc4bam:dma@121c2000{
547 compatible = "qcom,bam-v1.3.0";
548 reg = <0x121c2000 0x8000>;
549 interrupts = <0 95 0>;
550 clocks = <&gcc SDC4_H_CLK>;
551 clock-names = "bam_clk";
557 compatible = "arm,amba-bus";
558 #address-cells = <1>;
561 sdcc1: sdcc@12400000 {
563 compatible = "arm,pl18x", "arm,primecell";
564 arm,primecell-periphid = <0x00051180>;
565 reg = <0x12400000 0x2000>;
566 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
567 interrupt-names = "cmd_irq";
568 clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
569 clock-names = "mclk", "apb_pclk";
571 max-frequency = <96000000>;
575 dmas = <&sdcc1bam 2>, <&sdcc1bam 1>;
576 dma-names = "tx", "rx";
579 sdcc3: sdcc@12180000 {
580 compatible = "arm,pl18x", "arm,primecell";
581 arm,primecell-periphid = <0x00051180>;
583 reg = <0x12180000 0x2000>;
584 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
585 interrupt-names = "cmd_irq";
586 clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
587 clock-names = "mclk", "apb_pclk";
591 max-frequency = <192000000>;
593 dmas = <&sdcc3bam 2>, <&sdcc3bam 1>;
594 dma-names = "tx", "rx";
597 sdcc4: sdcc@121c0000 {
598 compatible = "arm,pl18x", "arm,primecell";
599 arm,primecell-periphid = <0x00051180>;
601 reg = <0x121c0000 0x2000>;
602 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
603 interrupt-names = "cmd_irq";
604 clocks = <&gcc SDC4_CLK>, <&gcc SDC4_H_CLK>;
605 clock-names = "mclk", "apb_pclk";
609 max-frequency = <48000000>;
610 dmas = <&sdcc4bam 2>, <&sdcc4bam 1>;
611 dma-names = "tx", "rx";
612 pinctrl-names = "default";
613 pinctrl-0 = <&sdc4_gpios>;
617 tcsr: syscon@1a400000 {
618 compatible = "qcom,tcsr-apq8064", "syscon";
619 reg = <0x1a400000 0x100>;