2 * Device Tree Source for UniPhier PH1-LD4 SoC
4 * Copyright (C) 2015 Masahiro Yamada <yamada.masahiro@socionext.com>
6 * This file is dual-licensed: you can use it either under the terms
7 * of the GPL or the X11 license, at your option. Note that this dual
8 * licensing only applies to this file, and not this project as a
11 * a) This file is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of the
14 * License, or (at your option) any later version.
16 * This file is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
23 * b) Permission is hereby granted, free of charge, to any person
24 * obtaining a copy of this software and associated documentation
25 * files (the "Software"), to deal in the Software without
26 * restriction, including without limitation the rights to use,
27 * copy, modify, merge, publish, distribute, sublicense, and/or
28 * sell copies of the Software, and to permit persons to whom the
29 * Software is furnished to do so, subject to the following
32 * The above copyright notice and this permission notice shall be
33 * included in all copies or substantial portions of the Software.
35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42 * OTHER DEALINGS IN THE SOFTWARE.
45 /include/ "skeleton.dtsi"
48 compatible = "socionext,ph1-ld4";
56 compatible = "arm,cortex-a9";
62 arm_timer_clk: arm_timer_clk {
64 compatible = "fixed-clock";
65 clock-frequency = <50000000>;
70 compatible = "fixed-clock";
71 clock-frequency = <36864000>;
74 iobus_clk: iobus_clk {
76 compatible = "fixed-clock";
77 clock-frequency = <100000000>;
82 compatible = "simple-bus";
86 interrupt-parent = <&intc>;
89 compatible = "simple-bus";
94 serial0: serial@54006800 {
95 compatible = "socionext,uniphier-uart";
97 reg = <0x54006800 0x40>;
98 pinctrl-names = "default";
99 pinctrl-0 = <&pinctrl_uart0>;
100 interrupts = <0 33 4>;
101 clocks = <&uart_clk>;
105 serial1: serial@54006900 {
106 compatible = "socionext,uniphier-uart";
108 reg = <0x54006900 0x40>;
109 pinctrl-names = "default";
110 pinctrl-0 = <&pinctrl_uart1>;
111 interrupts = <0 35 4>;
112 clocks = <&uart_clk>;
116 serial2: serial@54006a00 {
117 compatible = "socionext,uniphier-uart";
119 reg = <0x54006a00 0x40>;
120 pinctrl-names = "default";
121 pinctrl-0 = <&pinctrl_uart2>;
122 interrupts = <0 37 4>;
123 clocks = <&uart_clk>;
127 serial3: serial@54006b00 {
128 compatible = "socionext,uniphier-uart";
130 reg = <0x54006b00 0x40>;
131 pinctrl-names = "default";
132 pinctrl-0 = <&pinctrl_uart3>;
133 interrupts = <0 29 4>;
134 clocks = <&uart_clk>;
139 compatible = "socionext,uniphier-i2c";
141 reg = <0x58400000 0x40>;
142 #address-cells = <1>;
144 pinctrl-names = "default";
145 pinctrl-0 = <&pinctrl_i2c0>;
146 interrupts = <0 41 1>;
147 clocks = <&iobus_clk>;
148 clock-frequency = <100000>;
152 compatible = "socionext,uniphier-i2c";
154 reg = <0x58480000 0x40>;
155 #address-cells = <1>;
157 pinctrl-names = "default";
158 pinctrl-0 = <&pinctrl_i2c1>;
159 interrupts = <0 42 1>;
160 clocks = <&iobus_clk>;
161 clock-frequency = <100000>;
164 /* chip-internal connection for DMD */
166 compatible = "socionext,uniphier-i2c";
167 reg = <0x58500000 0x40>;
168 #address-cells = <1>;
170 pinctrl-names = "default";
171 pinctrl-0 = <&pinctrl_i2c2>;
172 interrupts = <0 43 1>;
173 clocks = <&iobus_clk>;
174 clock-frequency = <400000>;
178 compatible = "socionext,uniphier-i2c";
180 reg = <0x58580000 0x40>;
181 #address-cells = <1>;
183 pinctrl-names = "default";
184 pinctrl-0 = <&pinctrl_i2c3>;
185 interrupts = <0 44 1>;
186 clocks = <&iobus_clk>;
187 clock-frequency = <100000>;
190 system-bus-controller-misc@59800000 {
191 compatible = "socionext,uniphier-system-bus-controller-misc",
193 reg = <0x59800000 0x2000>;
197 compatible = "socionext,uniphier-ehci", "generic-ehci";
199 reg = <0x5a800100 0x100>;
200 pinctrl-names = "default";
201 pinctrl-0 = <&pinctrl_usb0>;
202 interrupts = <0 80 4>;
206 compatible = "socionext,uniphier-ehci", "generic-ehci";
208 reg = <0x5a810100 0x100>;
209 pinctrl-names = "default";
210 pinctrl-0 = <&pinctrl_usb1>;
211 interrupts = <0 81 4>;
215 compatible = "socionext,uniphier-ehci", "generic-ehci";
217 reg = <0x5a820100 0x100>;
218 pinctrl-names = "default";
219 pinctrl-0 = <&pinctrl_usb2>;
220 interrupts = <0 82 4>;
223 pinctrl: pinctrl@5f801000 {
224 compatible = "socionext,ph1-ld4-pinctrl",
226 reg = <0x5f801000 0xe00>;
230 compatible = "arm,cortex-a9-global-timer";
231 reg = <0x60000200 0x20>;
232 interrupts = <1 11 0x104>;
233 clocks = <&arm_timer_clk>;
237 compatible = "arm,cortex-a9-twd-timer";
238 reg = <0x60000600 0x20>;
239 interrupts = <1 13 0x104>;
240 clocks = <&arm_timer_clk>;
243 intc: interrupt-controller@60001000 {
244 compatible = "arm,cortex-a9-gic";
245 #interrupt-cells = <3>;
246 interrupt-controller;
247 reg = <0x60001000 0x1000>,
253 /include/ "uniphier-pinctrl.dtsi"