2 * Device Tree Source for UniPhier ProXstream2 SoC
4 * Copyright (C) 2015 Masahiro Yamada <yamada.masahiro@socionext.com>
6 * This file is dual-licensed: you can use it either under the terms
7 * of the GPL or the X11 license, at your option. Note that this dual
8 * licensing only applies to this file, and not this project as a
11 * a) This file is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of the
14 * License, or (at your option) any later version.
16 * This file is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
23 * b) Permission is hereby granted, free of charge, to any person
24 * obtaining a copy of this software and associated documentation
25 * files (the "Software"), to deal in the Software without
26 * restriction, including without limitation the rights to use,
27 * copy, modify, merge, publish, distribute, sublicense, and/or
28 * sell copies of the Software, and to permit persons to whom the
29 * Software is furnished to do so, subject to the following
32 * The above copyright notice and this permission notice shall be
33 * included in all copies or substantial portions of the Software.
35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42 * OTHER DEALINGS IN THE SOFTWARE.
45 /include/ "skeleton.dtsi"
48 compatible = "socionext,proxstream2";
53 enable-method = "socionext,uniphier-smp";
57 compatible = "arm,cortex-a9";
63 compatible = "arm,cortex-a9";
69 compatible = "arm,cortex-a9";
75 compatible = "arm,cortex-a9";
81 arm_timer_clk: arm_timer_clk {
83 compatible = "fixed-clock";
84 clock-frequency = <50000000>;
89 compatible = "fixed-clock";
90 clock-frequency = <88900000>;
95 compatible = "fixed-clock";
96 clock-frequency = <50000000>;
101 compatible = "simple-bus";
102 #address-cells = <1>;
105 interrupt-parent = <&intc>;
108 compatible = "simple-bus";
109 #address-cells = <2>;
113 serial0: serial@54006800 {
114 compatible = "socionext,uniphier-uart";
116 reg = <0x54006800 0x40>;
117 pinctrl-names = "default";
118 pinctrl-0 = <&pinctrl_uart0>;
119 interrupts = <0 33 4>;
120 clocks = <&uart_clk>;
123 serial1: serial@54006900 {
124 compatible = "socionext,uniphier-uart";
126 reg = <0x54006900 0x40>;
127 pinctrl-names = "default";
128 pinctrl-0 = <&pinctrl_uart1>;
129 interrupts = <0 35 4>;
130 clocks = <&uart_clk>;
133 serial2: serial@54006a00 {
134 compatible = "socionext,uniphier-uart";
136 reg = <0x54006a00 0x40>;
137 pinctrl-names = "default";
138 pinctrl-0 = <&pinctrl_uart2>;
139 interrupts = <0 37 4>;
140 clocks = <&uart_clk>;
143 serial3: serial@54006b00 {
144 compatible = "socionext,uniphier-uart";
146 reg = <0x54006b00 0x40>;
147 pinctrl-names = "default";
148 pinctrl-0 = <&pinctrl_uart3>;
149 interrupts = <0 177 4>;
150 clocks = <&uart_clk>;
154 compatible = "socionext,uniphier-fi2c";
156 reg = <0x58780000 0x80>;
157 #address-cells = <1>;
159 pinctrl-names = "default";
160 pinctrl-0 = <&pinctrl_i2c0>;
161 interrupts = <0 41 4>;
163 clock-frequency = <100000>;
167 compatible = "socionext,uniphier-fi2c";
169 reg = <0x58781000 0x80>;
170 #address-cells = <1>;
172 pinctrl-names = "default";
173 pinctrl-0 = <&pinctrl_i2c1>;
174 interrupts = <0 42 4>;
176 clock-frequency = <100000>;
180 compatible = "socionext,uniphier-fi2c";
182 reg = <0x58782000 0x80>;
183 #address-cells = <1>;
185 pinctrl-names = "default";
186 pinctrl-0 = <&pinctrl_i2c2>;
187 interrupts = <0 43 4>;
189 clock-frequency = <100000>;
193 compatible = "socionext,uniphier-fi2c";
195 reg = <0x58783000 0x80>;
196 #address-cells = <1>;
198 pinctrl-names = "default";
199 pinctrl-0 = <&pinctrl_i2c3>;
200 interrupts = <0 44 4>;
202 clock-frequency = <100000>;
205 /* chip-internal connection for DMD */
207 compatible = "socionext,uniphier-fi2c";
208 reg = <0x58784000 0x80>;
209 #address-cells = <1>;
211 interrupts = <0 45 4>;
213 clock-frequency = <400000>;
216 /* chip-internal connection for STM */
218 compatible = "socionext,uniphier-fi2c";
219 reg = <0x58785000 0x80>;
220 #address-cells = <1>;
222 interrupts = <0 25 4>;
224 clock-frequency = <400000>;
227 /* chip-internal connection for HDMI */
229 compatible = "socionext,uniphier-fi2c";
230 reg = <0x58786000 0x80>;
231 #address-cells = <1>;
233 interrupts = <0 26 4>;
235 clock-frequency = <400000>;
238 system-bus-controller-misc@59800000 {
239 compatible = "socionext,uniphier-system-bus-controller-misc",
241 reg = <0x59800000 0x2000>;
244 pinctrl: pinctrl@5f801000 {
245 compatible = "socionext,proxstream2-pinctrl", "syscon";
246 reg = <0x5f801000 0xe00>;
250 compatible = "arm,cortex-a9-global-timer";
251 reg = <0x60000200 0x20>;
252 interrupts = <1 11 0xf04>;
253 clocks = <&arm_timer_clk>;
257 compatible = "arm,cortex-a9-twd-timer";
258 reg = <0x60000600 0x20>;
259 interrupts = <1 13 0xf04>;
260 clocks = <&arm_timer_clk>;
263 intc: interrupt-controller@60001000 {
264 compatible = "arm,cortex-a9-gic";
265 #interrupt-cells = <3>;
266 interrupt-controller;
267 reg = <0x60001000 0x1000>,
273 /include/ "uniphier-pinctrl.dtsi"