blk: rq_data_dir() should not return a boolean
[cris-mirror.git] / arch / mips / include / asm / mmu_context.h
blob45914b59824c11a14a9ec76e6fe016dccc3eaaaf
1 /*
2 * Switch a MMU context.
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
8 * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle
9 * Copyright (C) 1999 Silicon Graphics, Inc.
11 #ifndef _ASM_MMU_CONTEXT_H
12 #define _ASM_MMU_CONTEXT_H
14 #include <linux/errno.h>
15 #include <linux/sched.h>
16 #include <linux/smp.h>
17 #include <linux/slab.h>
18 #include <asm/cacheflush.h>
19 #include <asm/hazards.h>
20 #include <asm/tlbflush.h>
21 #include <asm-generic/mm_hooks.h>
23 #define htw_set_pwbase(pgd) \
24 do { \
25 if (cpu_has_htw) { \
26 write_c0_pwbase(pgd); \
27 back_to_back_c0_hazard(); \
28 } \
29 } while (0)
31 #define TLBMISS_HANDLER_SETUP_PGD(pgd) \
32 do { \
33 extern void tlbmiss_handler_setup_pgd(unsigned long); \
34 tlbmiss_handler_setup_pgd((unsigned long)(pgd)); \
35 htw_set_pwbase((unsigned long)pgd); \
36 } while (0)
38 #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
40 #define TLBMISS_HANDLER_RESTORE() \
41 write_c0_xcontext((unsigned long) smp_processor_id() << \
42 SMP_CPUID_REGSHIFT)
44 #define TLBMISS_HANDLER_SETUP() \
45 do { \
46 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \
47 TLBMISS_HANDLER_RESTORE(); \
48 } while (0)
50 #else /* !CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/
53 * For the fast tlb miss handlers, we keep a per cpu array of pointers
54 * to the current pgd for each processor. Also, the proc. id is stuffed
55 * into the context register.
57 extern unsigned long pgd_current[];
59 #define TLBMISS_HANDLER_RESTORE() \
60 write_c0_context((unsigned long) smp_processor_id() << \
61 SMP_CPUID_REGSHIFT)
63 #define TLBMISS_HANDLER_SETUP() \
64 TLBMISS_HANDLER_RESTORE(); \
65 back_to_back_c0_hazard(); \
66 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
67 #endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/
68 #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
70 #define ASID_INC 0x40
71 #define ASID_MASK 0xfc0
73 #elif defined(CONFIG_CPU_R8000)
75 #define ASID_INC 0x10
76 #define ASID_MASK 0xff0
78 #else /* FIXME: not correct for R6000 */
80 #define ASID_INC 0x1
81 #define ASID_MASK 0xff
83 #endif
85 #define cpu_context(cpu, mm) ((mm)->context.asid[cpu])
86 #define cpu_asid(cpu, mm) (cpu_context((cpu), (mm)) & ASID_MASK)
87 #define asid_cache(cpu) (cpu_data[cpu].asid_cache)
89 static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
94 * All unused by hardware upper bits will be considered
95 * as a software asid extension.
97 #define ASID_VERSION_MASK ((unsigned long)~(ASID_MASK|(ASID_MASK-1)))
98 #define ASID_FIRST_VERSION ((unsigned long)(~ASID_VERSION_MASK) + 1)
100 /* Normal, classic MIPS get_new_mmu_context */
101 static inline void
102 get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
104 extern void kvm_local_flush_tlb_all(void);
105 unsigned long asid = asid_cache(cpu);
107 if (! ((asid += ASID_INC) & ASID_MASK) ) {
108 if (cpu_has_vtag_icache)
109 flush_icache_all();
110 #ifdef CONFIG_KVM
111 kvm_local_flush_tlb_all(); /* start new asid cycle */
112 #else
113 local_flush_tlb_all(); /* start new asid cycle */
114 #endif
115 if (!asid) /* fix version if needed */
116 asid = ASID_FIRST_VERSION;
119 cpu_context(cpu, mm) = asid_cache(cpu) = asid;
123 * Initialize the context related info for a new mm_struct
124 * instance.
126 static inline int
127 init_new_context(struct task_struct *tsk, struct mm_struct *mm)
129 int i;
131 for_each_possible_cpu(i)
132 cpu_context(i, mm) = 0;
134 atomic_set(&mm->context.fp_mode_switching, 0);
136 return 0;
139 static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next,
140 struct task_struct *tsk)
142 unsigned int cpu = smp_processor_id();
143 unsigned long flags;
144 local_irq_save(flags);
146 htw_stop();
147 /* Check if our ASID is of an older version and thus invalid */
148 if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & ASID_VERSION_MASK)
149 get_new_mmu_context(next, cpu);
150 write_c0_entryhi(cpu_asid(cpu, next));
151 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
154 * Mark current->active_mm as not "active" anymore.
155 * We don't want to mislead possible IPI tlb flush routines.
157 cpumask_clear_cpu(cpu, mm_cpumask(prev));
158 cpumask_set_cpu(cpu, mm_cpumask(next));
159 htw_start();
161 local_irq_restore(flags);
165 * Destroy context related info for an mm_struct that is about
166 * to be put to rest.
168 static inline void destroy_context(struct mm_struct *mm)
172 #define deactivate_mm(tsk, mm) do { } while (0)
175 * After we have set current->mm to a new value, this activates
176 * the context for the new mm so we see the new mappings.
178 static inline void
179 activate_mm(struct mm_struct *prev, struct mm_struct *next)
181 unsigned long flags;
182 unsigned int cpu = smp_processor_id();
184 local_irq_save(flags);
186 htw_stop();
187 /* Unconditionally get a new ASID. */
188 get_new_mmu_context(next, cpu);
190 write_c0_entryhi(cpu_asid(cpu, next));
191 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
193 /* mark mmu ownership change */
194 cpumask_clear_cpu(cpu, mm_cpumask(prev));
195 cpumask_set_cpu(cpu, mm_cpumask(next));
196 htw_start();
198 local_irq_restore(flags);
202 * If mm is currently active_mm, we can't really drop it. Instead,
203 * we will get a new one for it.
205 static inline void
206 drop_mmu_context(struct mm_struct *mm, unsigned cpu)
208 unsigned long flags;
210 local_irq_save(flags);
211 htw_stop();
213 if (cpumask_test_cpu(cpu, mm_cpumask(mm))) {
214 get_new_mmu_context(mm, cpu);
215 write_c0_entryhi(cpu_asid(cpu, mm));
216 } else {
217 /* will get a new context next time */
218 cpu_context(cpu, mm) = 0;
220 htw_start();
221 local_irq_restore(flags);
224 #endif /* _ASM_MMU_CONTEXT_H */