2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
24 * Zhi Wang <zhi.a.wang@intel.com>
27 * Ping Gao <ping.a.gao@intel.com>
28 * Tina Zhang <tina.zhang@intel.com>
29 * Chanbin Du <changbin.du@intel.com>
30 * Min He <min.he@intel.com>
31 * Bing Niu <bing.niu@intel.com>
32 * Zhenyu Wang <zhenyuw@linux.intel.com>
36 #ifndef _GVT_SCHEDULER_H_
37 #define _GVT_SCHEDULER_H_
39 struct intel_gvt_workload_scheduler
{
40 struct intel_vgpu
*current_vgpu
;
41 struct intel_vgpu
*next_vgpu
;
42 struct intel_vgpu_workload
*current_workload
[I915_NUM_ENGINES
];
45 wait_queue_head_t workload_complete_wq
;
46 struct task_struct
*thread
[I915_NUM_ENGINES
];
47 wait_queue_head_t waitq
[I915_NUM_ENGINES
];
50 struct intel_gvt_sched_policy_ops
*sched_ops
;
53 #define INDIRECT_CTX_ADDR_MASK 0xffffffc0
54 #define INDIRECT_CTX_SIZE_MASK 0x3f
55 struct shadow_indirect_ctx
{
56 struct drm_i915_gem_object
*obj
;
57 unsigned long guest_gma
;
58 unsigned long shadow_gma
;
63 #define PER_CTX_ADDR_MASK 0xfffff000
64 struct shadow_per_ctx
{
65 unsigned long guest_gma
;
66 unsigned long shadow_gma
;
69 struct intel_shadow_wa_ctx
{
70 struct shadow_indirect_ctx indirect_ctx
;
71 struct shadow_per_ctx per_ctx
;
75 struct intel_vgpu_workload
{
76 struct intel_vgpu
*vgpu
;
78 struct drm_i915_gem_request
*req
;
79 /* if this workload has been dispatched to i915? */
83 struct intel_vgpu_mm
*shadow_mm
;
85 /* different submission model may need different handler */
86 int (*prepare
)(struct intel_vgpu_workload
*);
87 int (*complete
)(struct intel_vgpu_workload
*);
88 struct list_head list
;
90 DECLARE_BITMAP(pending_events
, INTEL_GVT_EVENT_MAX
);
91 void *shadow_ring_buffer_va
;
93 /* execlist context information */
94 struct execlist_ctx_descriptor_format ctx_desc
;
95 struct execlist_ring_context
*ring_context
;
96 unsigned long rb_head
, rb_tail
, rb_ctl
, rb_start
, rb_len
;
98 struct intel_vgpu_elsp_dwords elsp_dwords
;
99 bool emulate_schedule_in
;
100 atomic_t shadow_ctx_active
;
101 wait_queue_head_t shadow_ctx_status_wq
;
102 u64 ring_context_gpa
;
104 /* shadow batch buffer */
105 struct list_head shadow_bb
;
106 struct intel_shadow_wa_ctx wa_ctx
;
109 /* Intel shadow batch buffer is a i915 gem object */
110 struct intel_shadow_bb_entry
{
111 struct list_head list
;
112 struct drm_i915_gem_object
*obj
;
115 u32
*bb_start_cmd_va
;
118 #define workload_q_head(vgpu, ring_id) \
119 (&(vgpu->workload_q_head[ring_id]))
121 #define queue_workload(workload) do { \
122 list_add_tail(&workload->list, \
123 workload_q_head(workload->vgpu, workload->ring_id)); \
124 wake_up(&workload->vgpu->gvt-> \
125 scheduler.waitq[workload->ring_id]); \
128 int intel_gvt_init_workload_scheduler(struct intel_gvt
*gvt
);
130 void intel_gvt_clean_workload_scheduler(struct intel_gvt
*gvt
);
132 void intel_gvt_wait_vgpu_idle(struct intel_vgpu
*vgpu
);
134 int intel_vgpu_init_gvt_context(struct intel_vgpu
*vgpu
);
136 void intel_vgpu_clean_gvt_context(struct intel_vgpu
*vgpu
);