1 /*******************************************************************************
3 Intel 10 Gigabit PCI Express Linux driver
4 Copyright(c) 1999 - 2011 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
28 #include <linux/pci.h>
29 #include <linux/delay.h>
30 #include <linux/sched.h>
32 #include "ixgbe_common.h"
33 #include "ixgbe_phy.h"
35 static void ixgbe_i2c_start(struct ixgbe_hw
*hw
);
36 static void ixgbe_i2c_stop(struct ixgbe_hw
*hw
);
37 static s32
ixgbe_clock_in_i2c_byte(struct ixgbe_hw
*hw
, u8
*data
);
38 static s32
ixgbe_clock_out_i2c_byte(struct ixgbe_hw
*hw
, u8 data
);
39 static s32
ixgbe_get_i2c_ack(struct ixgbe_hw
*hw
);
40 static s32
ixgbe_clock_in_i2c_bit(struct ixgbe_hw
*hw
, bool *data
);
41 static s32
ixgbe_clock_out_i2c_bit(struct ixgbe_hw
*hw
, bool data
);
42 static s32
ixgbe_raise_i2c_clk(struct ixgbe_hw
*hw
, u32
*i2cctl
);
43 static void ixgbe_lower_i2c_clk(struct ixgbe_hw
*hw
, u32
*i2cctl
);
44 static s32
ixgbe_set_i2c_data(struct ixgbe_hw
*hw
, u32
*i2cctl
, bool data
);
45 static bool ixgbe_get_i2c_data(u32
*i2cctl
);
46 static void ixgbe_i2c_bus_clear(struct ixgbe_hw
*hw
);
47 static enum ixgbe_phy_type
ixgbe_get_phy_type_from_id(u32 phy_id
);
48 static s32
ixgbe_get_phy_id(struct ixgbe_hw
*hw
);
51 * ixgbe_identify_phy_generic - Get physical layer module
52 * @hw: pointer to hardware structure
54 * Determines the physical layer module found on the current adapter.
56 s32
ixgbe_identify_phy_generic(struct ixgbe_hw
*hw
)
58 s32 status
= IXGBE_ERR_PHY_ADDR_INVALID
;
62 if (hw
->phy
.type
== ixgbe_phy_unknown
) {
63 for (phy_addr
= 0; phy_addr
< IXGBE_MAX_PHY_ADDR
; phy_addr
++) {
64 hw
->phy
.mdio
.prtad
= phy_addr
;
65 if (mdio45_probe(&hw
->phy
.mdio
, phy_addr
) == 0) {
68 ixgbe_get_phy_type_from_id(hw
->phy
.id
);
70 if (hw
->phy
.type
== ixgbe_phy_unknown
) {
71 hw
->phy
.ops
.read_reg(hw
,
76 (MDIO_PMA_EXTABLE_10GBT
|
77 MDIO_PMA_EXTABLE_1000BT
))
89 /* clear value if nothing found */
91 hw
->phy
.mdio
.prtad
= 0;
100 * ixgbe_get_phy_id - Get the phy type
101 * @hw: pointer to hardware structure
104 static s32
ixgbe_get_phy_id(struct ixgbe_hw
*hw
)
110 status
= hw
->phy
.ops
.read_reg(hw
, MDIO_DEVID1
, MDIO_MMD_PMAPMD
,
114 hw
->phy
.id
= (u32
)(phy_id_high
<< 16);
115 status
= hw
->phy
.ops
.read_reg(hw
, MDIO_DEVID2
, MDIO_MMD_PMAPMD
,
117 hw
->phy
.id
|= (u32
)(phy_id_low
& IXGBE_PHY_REVISION_MASK
);
118 hw
->phy
.revision
= (u32
)(phy_id_low
& ~IXGBE_PHY_REVISION_MASK
);
124 * ixgbe_get_phy_type_from_id - Get the phy type
125 * @hw: pointer to hardware structure
128 static enum ixgbe_phy_type
ixgbe_get_phy_type_from_id(u32 phy_id
)
130 enum ixgbe_phy_type phy_type
;
134 phy_type
= ixgbe_phy_tn
;
137 phy_type
= ixgbe_phy_aq
;
140 phy_type
= ixgbe_phy_qt
;
143 phy_type
= ixgbe_phy_nl
;
146 phy_type
= ixgbe_phy_unknown
;
154 * ixgbe_reset_phy_generic - Performs a PHY reset
155 * @hw: pointer to hardware structure
157 s32
ixgbe_reset_phy_generic(struct ixgbe_hw
*hw
)
163 if (hw
->phy
.type
== ixgbe_phy_unknown
)
164 status
= ixgbe_identify_phy_generic(hw
);
166 if (status
!= 0 || hw
->phy
.type
== ixgbe_phy_none
)
169 /* Don't reset PHY if it's shut down due to overtemp. */
170 if (!hw
->phy
.reset_if_overtemp
&&
171 (IXGBE_ERR_OVERTEMP
== hw
->phy
.ops
.check_overtemp(hw
)))
175 * Perform soft PHY reset to the PHY_XS.
176 * This will cause a soft reset to the PHY
178 hw
->phy
.ops
.write_reg(hw
, MDIO_CTRL1
,
183 * Poll for reset bit to self-clear indicating reset is complete.
184 * Some PHYs could take up to 3 seconds to complete and need about
185 * 1.7 usec delay after the reset is complete.
187 for (i
= 0; i
< 30; i
++) {
189 hw
->phy
.ops
.read_reg(hw
, MDIO_CTRL1
,
190 MDIO_MMD_PHYXS
, &ctrl
);
191 if (!(ctrl
& MDIO_CTRL1_RESET
)) {
197 if (ctrl
& MDIO_CTRL1_RESET
) {
198 status
= IXGBE_ERR_RESET_FAILED
;
199 hw_dbg(hw
, "PHY reset polling failed to complete.\n");
207 * ixgbe_read_phy_reg_generic - Reads a value from a specified PHY register
208 * @hw: pointer to hardware structure
209 * @reg_addr: 32 bit address of PHY register to read
210 * @phy_data: Pointer to read data from PHY register
212 s32
ixgbe_read_phy_reg_generic(struct ixgbe_hw
*hw
, u32 reg_addr
,
213 u32 device_type
, u16
*phy_data
)
221 if (IXGBE_READ_REG(hw
, IXGBE_STATUS
) & IXGBE_STATUS_LAN_ID_1
)
222 gssr
= IXGBE_GSSR_PHY1_SM
;
224 gssr
= IXGBE_GSSR_PHY0_SM
;
226 if (hw
->mac
.ops
.acquire_swfw_sync(hw
, gssr
) != 0)
227 status
= IXGBE_ERR_SWFW_SYNC
;
230 /* Setup and write the address cycle command */
231 command
= ((reg_addr
<< IXGBE_MSCA_NP_ADDR_SHIFT
) |
232 (device_type
<< IXGBE_MSCA_DEV_TYPE_SHIFT
) |
233 (hw
->phy
.mdio
.prtad
<< IXGBE_MSCA_PHY_ADDR_SHIFT
) |
234 (IXGBE_MSCA_ADDR_CYCLE
| IXGBE_MSCA_MDI_COMMAND
));
236 IXGBE_WRITE_REG(hw
, IXGBE_MSCA
, command
);
239 * Check every 10 usec to see if the address cycle completed.
240 * The MDI Command bit will clear when the operation is
243 for (i
= 0; i
< IXGBE_MDIO_COMMAND_TIMEOUT
; i
++) {
246 command
= IXGBE_READ_REG(hw
, IXGBE_MSCA
);
248 if ((command
& IXGBE_MSCA_MDI_COMMAND
) == 0)
252 if ((command
& IXGBE_MSCA_MDI_COMMAND
) != 0) {
253 hw_dbg(hw
, "PHY address command did not complete.\n");
254 status
= IXGBE_ERR_PHY
;
259 * Address cycle complete, setup and write the read
262 command
= ((reg_addr
<< IXGBE_MSCA_NP_ADDR_SHIFT
) |
263 (device_type
<< IXGBE_MSCA_DEV_TYPE_SHIFT
) |
264 (hw
->phy
.mdio
.prtad
<<
265 IXGBE_MSCA_PHY_ADDR_SHIFT
) |
266 (IXGBE_MSCA_READ
| IXGBE_MSCA_MDI_COMMAND
));
268 IXGBE_WRITE_REG(hw
, IXGBE_MSCA
, command
);
271 * Check every 10 usec to see if the address cycle
272 * completed. The MDI Command bit will clear when the
273 * operation is complete
275 for (i
= 0; i
< IXGBE_MDIO_COMMAND_TIMEOUT
; i
++) {
278 command
= IXGBE_READ_REG(hw
, IXGBE_MSCA
);
280 if ((command
& IXGBE_MSCA_MDI_COMMAND
) == 0)
284 if ((command
& IXGBE_MSCA_MDI_COMMAND
) != 0) {
285 hw_dbg(hw
, "PHY read command didn't complete\n");
286 status
= IXGBE_ERR_PHY
;
289 * Read operation is complete. Get the data
292 data
= IXGBE_READ_REG(hw
, IXGBE_MSRWD
);
293 data
>>= IXGBE_MSRWD_READ_DATA_SHIFT
;
294 *phy_data
= (u16
)(data
);
298 hw
->mac
.ops
.release_swfw_sync(hw
, gssr
);
305 * ixgbe_write_phy_reg_generic - Writes a value to specified PHY register
306 * @hw: pointer to hardware structure
307 * @reg_addr: 32 bit PHY register to write
308 * @device_type: 5 bit device type
309 * @phy_data: Data to write to the PHY register
311 s32
ixgbe_write_phy_reg_generic(struct ixgbe_hw
*hw
, u32 reg_addr
,
312 u32 device_type
, u16 phy_data
)
319 if (IXGBE_READ_REG(hw
, IXGBE_STATUS
) & IXGBE_STATUS_LAN_ID_1
)
320 gssr
= IXGBE_GSSR_PHY1_SM
;
322 gssr
= IXGBE_GSSR_PHY0_SM
;
324 if (hw
->mac
.ops
.acquire_swfw_sync(hw
, gssr
) != 0)
325 status
= IXGBE_ERR_SWFW_SYNC
;
328 /* Put the data in the MDI single read and write data register*/
329 IXGBE_WRITE_REG(hw
, IXGBE_MSRWD
, (u32
)phy_data
);
331 /* Setup and write the address cycle command */
332 command
= ((reg_addr
<< IXGBE_MSCA_NP_ADDR_SHIFT
) |
333 (device_type
<< IXGBE_MSCA_DEV_TYPE_SHIFT
) |
334 (hw
->phy
.mdio
.prtad
<< IXGBE_MSCA_PHY_ADDR_SHIFT
) |
335 (IXGBE_MSCA_ADDR_CYCLE
| IXGBE_MSCA_MDI_COMMAND
));
337 IXGBE_WRITE_REG(hw
, IXGBE_MSCA
, command
);
340 * Check every 10 usec to see if the address cycle completed.
341 * The MDI Command bit will clear when the operation is
344 for (i
= 0; i
< IXGBE_MDIO_COMMAND_TIMEOUT
; i
++) {
347 command
= IXGBE_READ_REG(hw
, IXGBE_MSCA
);
349 if ((command
& IXGBE_MSCA_MDI_COMMAND
) == 0)
353 if ((command
& IXGBE_MSCA_MDI_COMMAND
) != 0) {
354 hw_dbg(hw
, "PHY address cmd didn't complete\n");
355 status
= IXGBE_ERR_PHY
;
360 * Address cycle complete, setup and write the write
363 command
= ((reg_addr
<< IXGBE_MSCA_NP_ADDR_SHIFT
) |
364 (device_type
<< IXGBE_MSCA_DEV_TYPE_SHIFT
) |
365 (hw
->phy
.mdio
.prtad
<<
366 IXGBE_MSCA_PHY_ADDR_SHIFT
) |
367 (IXGBE_MSCA_WRITE
| IXGBE_MSCA_MDI_COMMAND
));
369 IXGBE_WRITE_REG(hw
, IXGBE_MSCA
, command
);
372 * Check every 10 usec to see if the address cycle
373 * completed. The MDI Command bit will clear when the
374 * operation is complete
376 for (i
= 0; i
< IXGBE_MDIO_COMMAND_TIMEOUT
; i
++) {
379 command
= IXGBE_READ_REG(hw
, IXGBE_MSCA
);
381 if ((command
& IXGBE_MSCA_MDI_COMMAND
) == 0)
385 if ((command
& IXGBE_MSCA_MDI_COMMAND
) != 0) {
386 hw_dbg(hw
, "PHY address cmd didn't complete\n");
387 status
= IXGBE_ERR_PHY
;
391 hw
->mac
.ops
.release_swfw_sync(hw
, gssr
);
398 * ixgbe_setup_phy_link_generic - Set and restart autoneg
399 * @hw: pointer to hardware structure
401 * Restart autonegotiation and PHY and waits for completion.
403 s32
ixgbe_setup_phy_link_generic(struct ixgbe_hw
*hw
)
407 u32 max_time_out
= 10;
408 u16 autoneg_reg
= IXGBE_MII_AUTONEG_REG
;
409 bool autoneg
= false;
410 ixgbe_link_speed speed
;
412 ixgbe_get_copper_link_capabilities_generic(hw
, &speed
, &autoneg
);
414 if (speed
& IXGBE_LINK_SPEED_10GB_FULL
) {
415 /* Set or unset auto-negotiation 10G advertisement */
416 hw
->phy
.ops
.read_reg(hw
, MDIO_AN_10GBT_CTRL
,
420 autoneg_reg
&= ~MDIO_AN_10GBT_CTRL_ADV10G
;
421 if (hw
->phy
.autoneg_advertised
& IXGBE_LINK_SPEED_10GB_FULL
)
422 autoneg_reg
|= MDIO_AN_10GBT_CTRL_ADV10G
;
424 hw
->phy
.ops
.write_reg(hw
, MDIO_AN_10GBT_CTRL
,
429 if (speed
& IXGBE_LINK_SPEED_1GB_FULL
) {
430 /* Set or unset auto-negotiation 1G advertisement */
431 hw
->phy
.ops
.read_reg(hw
,
432 IXGBE_MII_AUTONEG_VENDOR_PROVISION_1_REG
,
436 autoneg_reg
&= ~IXGBE_MII_1GBASE_T_ADVERTISE
;
437 if (hw
->phy
.autoneg_advertised
& IXGBE_LINK_SPEED_1GB_FULL
)
438 autoneg_reg
|= IXGBE_MII_1GBASE_T_ADVERTISE
;
440 hw
->phy
.ops
.write_reg(hw
,
441 IXGBE_MII_AUTONEG_VENDOR_PROVISION_1_REG
,
446 if (speed
& IXGBE_LINK_SPEED_100_FULL
) {
447 /* Set or unset auto-negotiation 100M advertisement */
448 hw
->phy
.ops
.read_reg(hw
, MDIO_AN_ADVERTISE
,
452 autoneg_reg
&= ~ADVERTISE_100FULL
;
453 if (hw
->phy
.autoneg_advertised
& IXGBE_LINK_SPEED_100_FULL
)
454 autoneg_reg
|= ADVERTISE_100FULL
;
456 hw
->phy
.ops
.write_reg(hw
, MDIO_AN_ADVERTISE
,
461 /* Restart PHY autonegotiation and wait for completion */
462 hw
->phy
.ops
.read_reg(hw
, MDIO_CTRL1
,
463 MDIO_MMD_AN
, &autoneg_reg
);
465 autoneg_reg
|= MDIO_AN_CTRL1_RESTART
;
467 hw
->phy
.ops
.write_reg(hw
, MDIO_CTRL1
,
468 MDIO_MMD_AN
, autoneg_reg
);
470 /* Wait for autonegotiation to finish */
471 for (time_out
= 0; time_out
< max_time_out
; time_out
++) {
473 /* Restart PHY autonegotiation and wait for completion */
474 status
= hw
->phy
.ops
.read_reg(hw
, MDIO_STAT1
,
478 autoneg_reg
&= MDIO_AN_STAT1_COMPLETE
;
479 if (autoneg_reg
== MDIO_AN_STAT1_COMPLETE
) {
484 if (time_out
== max_time_out
) {
485 status
= IXGBE_ERR_LINK_SETUP
;
486 hw_dbg(hw
, "ixgbe_setup_phy_link_generic: time out");
493 * ixgbe_setup_phy_link_speed_generic - Sets the auto advertised capabilities
494 * @hw: pointer to hardware structure
495 * @speed: new link speed
496 * @autoneg: true if autonegotiation enabled
498 s32
ixgbe_setup_phy_link_speed_generic(struct ixgbe_hw
*hw
,
499 ixgbe_link_speed speed
,
501 bool autoneg_wait_to_complete
)
505 * Clear autoneg_advertised and set new values based on input link
508 hw
->phy
.autoneg_advertised
= 0;
510 if (speed
& IXGBE_LINK_SPEED_10GB_FULL
)
511 hw
->phy
.autoneg_advertised
|= IXGBE_LINK_SPEED_10GB_FULL
;
513 if (speed
& IXGBE_LINK_SPEED_1GB_FULL
)
514 hw
->phy
.autoneg_advertised
|= IXGBE_LINK_SPEED_1GB_FULL
;
516 if (speed
& IXGBE_LINK_SPEED_100_FULL
)
517 hw
->phy
.autoneg_advertised
|= IXGBE_LINK_SPEED_100_FULL
;
519 /* Setup link based on the new speed settings */
520 hw
->phy
.ops
.setup_link(hw
);
526 * ixgbe_get_copper_link_capabilities_generic - Determines link capabilities
527 * @hw: pointer to hardware structure
528 * @speed: pointer to link speed
529 * @autoneg: boolean auto-negotiation value
531 * Determines the link capabilities by reading the AUTOC register.
533 s32
ixgbe_get_copper_link_capabilities_generic(struct ixgbe_hw
*hw
,
534 ixgbe_link_speed
*speed
,
537 s32 status
= IXGBE_ERR_LINK_SETUP
;
543 status
= hw
->phy
.ops
.read_reg(hw
, MDIO_SPEED
, MDIO_MMD_PMAPMD
,
547 if (speed_ability
& MDIO_SPEED_10G
)
548 *speed
|= IXGBE_LINK_SPEED_10GB_FULL
;
549 if (speed_ability
& MDIO_PMA_SPEED_1000
)
550 *speed
|= IXGBE_LINK_SPEED_1GB_FULL
;
551 if (speed_ability
& MDIO_PMA_SPEED_100
)
552 *speed
|= IXGBE_LINK_SPEED_100_FULL
;
559 * ixgbe_check_phy_link_tnx - Determine link and speed status
560 * @hw: pointer to hardware structure
562 * Reads the VS1 register to determine if link is up and the current speed for
565 s32
ixgbe_check_phy_link_tnx(struct ixgbe_hw
*hw
, ixgbe_link_speed
*speed
,
570 u32 max_time_out
= 10;
575 /* Initialize speed and link to default case */
577 *speed
= IXGBE_LINK_SPEED_10GB_FULL
;
580 * Check current speed and link status of the PHY register.
581 * This is a vendor specific register and may have to
582 * be changed for other copper PHYs.
584 for (time_out
= 0; time_out
< max_time_out
; time_out
++) {
586 status
= hw
->phy
.ops
.read_reg(hw
,
590 phy_link
= phy_data
&
591 IXGBE_MDIO_VENDOR_SPECIFIC_1_LINK_STATUS
;
592 phy_speed
= phy_data
&
593 IXGBE_MDIO_VENDOR_SPECIFIC_1_SPEED_STATUS
;
594 if (phy_link
== IXGBE_MDIO_VENDOR_SPECIFIC_1_LINK_STATUS
) {
597 IXGBE_MDIO_VENDOR_SPECIFIC_1_SPEED_STATUS
)
598 *speed
= IXGBE_LINK_SPEED_1GB_FULL
;
607 * ixgbe_setup_phy_link_tnx - Set and restart autoneg
608 * @hw: pointer to hardware structure
610 * Restart autonegotiation and PHY and waits for completion.
612 s32
ixgbe_setup_phy_link_tnx(struct ixgbe_hw
*hw
)
616 u32 max_time_out
= 10;
617 u16 autoneg_reg
= IXGBE_MII_AUTONEG_REG
;
618 bool autoneg
= false;
619 ixgbe_link_speed speed
;
621 ixgbe_get_copper_link_capabilities_generic(hw
, &speed
, &autoneg
);
623 if (speed
& IXGBE_LINK_SPEED_10GB_FULL
) {
624 /* Set or unset auto-negotiation 10G advertisement */
625 hw
->phy
.ops
.read_reg(hw
, MDIO_AN_10GBT_CTRL
,
629 autoneg_reg
&= ~MDIO_AN_10GBT_CTRL_ADV10G
;
630 if (hw
->phy
.autoneg_advertised
& IXGBE_LINK_SPEED_10GB_FULL
)
631 autoneg_reg
|= MDIO_AN_10GBT_CTRL_ADV10G
;
633 hw
->phy
.ops
.write_reg(hw
, MDIO_AN_10GBT_CTRL
,
638 if (speed
& IXGBE_LINK_SPEED_1GB_FULL
) {
639 /* Set or unset auto-negotiation 1G advertisement */
640 hw
->phy
.ops
.read_reg(hw
, IXGBE_MII_AUTONEG_XNP_TX_REG
,
644 autoneg_reg
&= ~IXGBE_MII_1GBASE_T_ADVERTISE_XNP_TX
;
645 if (hw
->phy
.autoneg_advertised
& IXGBE_LINK_SPEED_1GB_FULL
)
646 autoneg_reg
|= IXGBE_MII_1GBASE_T_ADVERTISE_XNP_TX
;
648 hw
->phy
.ops
.write_reg(hw
, IXGBE_MII_AUTONEG_XNP_TX_REG
,
653 if (speed
& IXGBE_LINK_SPEED_100_FULL
) {
654 /* Set or unset auto-negotiation 100M advertisement */
655 hw
->phy
.ops
.read_reg(hw
, MDIO_AN_ADVERTISE
,
659 autoneg_reg
&= ~ADVERTISE_100FULL
;
660 if (hw
->phy
.autoneg_advertised
& IXGBE_LINK_SPEED_100_FULL
)
661 autoneg_reg
|= ADVERTISE_100FULL
;
663 hw
->phy
.ops
.write_reg(hw
, MDIO_AN_ADVERTISE
,
668 /* Restart PHY autonegotiation and wait for completion */
669 hw
->phy
.ops
.read_reg(hw
, MDIO_CTRL1
,
670 MDIO_MMD_AN
, &autoneg_reg
);
672 autoneg_reg
|= MDIO_AN_CTRL1_RESTART
;
674 hw
->phy
.ops
.write_reg(hw
, MDIO_CTRL1
,
675 MDIO_MMD_AN
, autoneg_reg
);
677 /* Wait for autonegotiation to finish */
678 for (time_out
= 0; time_out
< max_time_out
; time_out
++) {
680 /* Restart PHY autonegotiation and wait for completion */
681 status
= hw
->phy
.ops
.read_reg(hw
, MDIO_STAT1
,
685 autoneg_reg
&= MDIO_AN_STAT1_COMPLETE
;
686 if (autoneg_reg
== MDIO_AN_STAT1_COMPLETE
)
690 if (time_out
== max_time_out
) {
691 status
= IXGBE_ERR_LINK_SETUP
;
692 hw_dbg(hw
, "ixgbe_setup_phy_link_tnx: time out");
699 * ixgbe_get_phy_firmware_version_tnx - Gets the PHY Firmware Version
700 * @hw: pointer to hardware structure
701 * @firmware_version: pointer to the PHY Firmware Version
703 s32
ixgbe_get_phy_firmware_version_tnx(struct ixgbe_hw
*hw
,
704 u16
*firmware_version
)
708 status
= hw
->phy
.ops
.read_reg(hw
, TNX_FW_REV
,
716 * ixgbe_get_phy_firmware_version_generic - Gets the PHY Firmware Version
717 * @hw: pointer to hardware structure
718 * @firmware_version: pointer to the PHY Firmware Version
720 s32
ixgbe_get_phy_firmware_version_generic(struct ixgbe_hw
*hw
,
721 u16
*firmware_version
)
725 status
= hw
->phy
.ops
.read_reg(hw
, AQ_FW_REV
,
733 * ixgbe_reset_phy_nl - Performs a PHY reset
734 * @hw: pointer to hardware structure
736 s32
ixgbe_reset_phy_nl(struct ixgbe_hw
*hw
)
738 u16 phy_offset
, control
, eword
, edata
, block_crc
;
739 bool end_data
= false;
740 u16 list_offset
, data_offset
;
745 hw
->phy
.ops
.read_reg(hw
, MDIO_CTRL1
, MDIO_MMD_PHYXS
, &phy_data
);
747 /* reset the PHY and poll for completion */
748 hw
->phy
.ops
.write_reg(hw
, MDIO_CTRL1
, MDIO_MMD_PHYXS
,
749 (phy_data
| MDIO_CTRL1_RESET
));
751 for (i
= 0; i
< 100; i
++) {
752 hw
->phy
.ops
.read_reg(hw
, MDIO_CTRL1
, MDIO_MMD_PHYXS
,
754 if ((phy_data
& MDIO_CTRL1_RESET
) == 0)
759 if ((phy_data
& MDIO_CTRL1_RESET
) != 0) {
760 hw_dbg(hw
, "PHY reset did not complete.\n");
761 ret_val
= IXGBE_ERR_PHY
;
765 /* Get init offsets */
766 ret_val
= ixgbe_get_sfp_init_sequence_offsets(hw
, &list_offset
,
771 ret_val
= hw
->eeprom
.ops
.read(hw
, data_offset
, &block_crc
);
775 * Read control word from PHY init contents offset
777 ret_val
= hw
->eeprom
.ops
.read(hw
, data_offset
, &eword
);
778 control
= (eword
& IXGBE_CONTROL_MASK_NL
) >>
779 IXGBE_CONTROL_SHIFT_NL
;
780 edata
= eword
& IXGBE_DATA_MASK_NL
;
784 hw_dbg(hw
, "DELAY: %d MS\n", edata
);
788 hw_dbg(hw
, "DATA:\n");
790 hw
->eeprom
.ops
.read(hw
, data_offset
++,
792 for (i
= 0; i
< edata
; i
++) {
793 hw
->eeprom
.ops
.read(hw
, data_offset
, &eword
);
794 hw
->phy
.ops
.write_reg(hw
, phy_offset
,
795 MDIO_MMD_PMAPMD
, eword
);
796 hw_dbg(hw
, "Wrote %4.4x to %4.4x\n", eword
,
802 case IXGBE_CONTROL_NL
:
804 hw_dbg(hw
, "CONTROL:\n");
805 if (edata
== IXGBE_CONTROL_EOL_NL
) {
808 } else if (edata
== IXGBE_CONTROL_SOL_NL
) {
811 hw_dbg(hw
, "Bad control value\n");
812 ret_val
= IXGBE_ERR_PHY
;
817 hw_dbg(hw
, "Bad control type\n");
818 ret_val
= IXGBE_ERR_PHY
;
828 * ixgbe_identify_sfp_module_generic - Identifies SFP modules
829 * @hw: pointer to hardware structure
831 * Searches for and identifies the SFP module and assigns appropriate PHY type.
833 s32
ixgbe_identify_sfp_module_generic(struct ixgbe_hw
*hw
)
835 s32 status
= IXGBE_ERR_PHY_ADDR_INVALID
;
837 enum ixgbe_sfp_type stored_sfp_type
= hw
->phy
.sfp_type
;
839 u8 comp_codes_1g
= 0;
840 u8 comp_codes_10g
= 0;
841 u8 oui_bytes
[3] = {0, 0, 0};
846 if (hw
->mac
.ops
.get_media_type(hw
) != ixgbe_media_type_fiber
) {
847 hw
->phy
.sfp_type
= ixgbe_sfp_type_not_present
;
848 status
= IXGBE_ERR_SFP_NOT_PRESENT
;
852 status
= hw
->phy
.ops
.read_i2c_eeprom(hw
,
853 IXGBE_SFF_IDENTIFIER
,
856 if (status
== IXGBE_ERR_SWFW_SYNC
||
857 status
== IXGBE_ERR_I2C
||
858 status
== IXGBE_ERR_SFP_NOT_PRESENT
)
859 goto err_read_i2c_eeprom
;
861 /* LAN ID is needed for sfp_type determination */
862 hw
->mac
.ops
.set_lan_id(hw
);
864 if (identifier
!= IXGBE_SFF_IDENTIFIER_SFP
) {
865 hw
->phy
.type
= ixgbe_phy_sfp_unsupported
;
866 status
= IXGBE_ERR_SFP_NOT_SUPPORTED
;
868 status
= hw
->phy
.ops
.read_i2c_eeprom(hw
,
869 IXGBE_SFF_1GBE_COMP_CODES
,
872 if (status
== IXGBE_ERR_SWFW_SYNC
||
873 status
== IXGBE_ERR_I2C
||
874 status
== IXGBE_ERR_SFP_NOT_PRESENT
)
875 goto err_read_i2c_eeprom
;
877 status
= hw
->phy
.ops
.read_i2c_eeprom(hw
,
878 IXGBE_SFF_10GBE_COMP_CODES
,
881 if (status
== IXGBE_ERR_SWFW_SYNC
||
882 status
== IXGBE_ERR_I2C
||
883 status
== IXGBE_ERR_SFP_NOT_PRESENT
)
884 goto err_read_i2c_eeprom
;
885 status
= hw
->phy
.ops
.read_i2c_eeprom(hw
,
886 IXGBE_SFF_CABLE_TECHNOLOGY
,
889 if (status
== IXGBE_ERR_SWFW_SYNC
||
890 status
== IXGBE_ERR_I2C
||
891 status
== IXGBE_ERR_SFP_NOT_PRESENT
)
892 goto err_read_i2c_eeprom
;
899 * 3 SFP_DA_CORE0 - 82599-specific
900 * 4 SFP_DA_CORE1 - 82599-specific
901 * 5 SFP_SR/LR_CORE0 - 82599-specific
902 * 6 SFP_SR/LR_CORE1 - 82599-specific
903 * 7 SFP_act_lmt_DA_CORE0 - 82599-specific
904 * 8 SFP_act_lmt_DA_CORE1 - 82599-specific
905 * 9 SFP_1g_cu_CORE0 - 82599-specific
906 * 10 SFP_1g_cu_CORE1 - 82599-specific
908 if (hw
->mac
.type
== ixgbe_mac_82598EB
) {
909 if (cable_tech
& IXGBE_SFF_DA_PASSIVE_CABLE
)
910 hw
->phy
.sfp_type
= ixgbe_sfp_type_da_cu
;
911 else if (comp_codes_10g
& IXGBE_SFF_10GBASESR_CAPABLE
)
912 hw
->phy
.sfp_type
= ixgbe_sfp_type_sr
;
913 else if (comp_codes_10g
& IXGBE_SFF_10GBASELR_CAPABLE
)
914 hw
->phy
.sfp_type
= ixgbe_sfp_type_lr
;
916 hw
->phy
.sfp_type
= ixgbe_sfp_type_unknown
;
917 } else if (hw
->mac
.type
== ixgbe_mac_82599EB
) {
918 if (cable_tech
& IXGBE_SFF_DA_PASSIVE_CABLE
) {
919 if (hw
->bus
.lan_id
== 0)
921 ixgbe_sfp_type_da_cu_core0
;
924 ixgbe_sfp_type_da_cu_core1
;
925 } else if (cable_tech
& IXGBE_SFF_DA_ACTIVE_CABLE
) {
926 hw
->phy
.ops
.read_i2c_eeprom(
927 hw
, IXGBE_SFF_CABLE_SPEC_COMP
,
930 IXGBE_SFF_DA_SPEC_ACTIVE_LIMITING
) {
931 if (hw
->bus
.lan_id
== 0)
933 ixgbe_sfp_type_da_act_lmt_core0
;
936 ixgbe_sfp_type_da_act_lmt_core1
;
939 ixgbe_sfp_type_unknown
;
941 } else if (comp_codes_10g
&
942 (IXGBE_SFF_10GBASESR_CAPABLE
|
943 IXGBE_SFF_10GBASELR_CAPABLE
)) {
944 if (hw
->bus
.lan_id
== 0)
946 ixgbe_sfp_type_srlr_core0
;
949 ixgbe_sfp_type_srlr_core1
;
950 } else if (comp_codes_1g
& IXGBE_SFF_1GBASET_CAPABLE
) {
951 if (hw
->bus
.lan_id
== 0)
953 ixgbe_sfp_type_1g_cu_core0
;
956 ixgbe_sfp_type_1g_cu_core1
;
958 hw
->phy
.sfp_type
= ixgbe_sfp_type_unknown
;
962 if (hw
->phy
.sfp_type
!= stored_sfp_type
)
963 hw
->phy
.sfp_setup_needed
= true;
965 /* Determine if the SFP+ PHY is dual speed or not. */
966 hw
->phy
.multispeed_fiber
= false;
967 if (((comp_codes_1g
& IXGBE_SFF_1GBASESX_CAPABLE
) &&
968 (comp_codes_10g
& IXGBE_SFF_10GBASESR_CAPABLE
)) ||
969 ((comp_codes_1g
& IXGBE_SFF_1GBASELX_CAPABLE
) &&
970 (comp_codes_10g
& IXGBE_SFF_10GBASELR_CAPABLE
)))
971 hw
->phy
.multispeed_fiber
= true;
973 /* Determine PHY vendor */
974 if (hw
->phy
.type
!= ixgbe_phy_nl
) {
975 hw
->phy
.id
= identifier
;
976 status
= hw
->phy
.ops
.read_i2c_eeprom(hw
,
977 IXGBE_SFF_VENDOR_OUI_BYTE0
,
980 if (status
== IXGBE_ERR_SWFW_SYNC
||
981 status
== IXGBE_ERR_I2C
||
982 status
== IXGBE_ERR_SFP_NOT_PRESENT
)
983 goto err_read_i2c_eeprom
;
985 status
= hw
->phy
.ops
.read_i2c_eeprom(hw
,
986 IXGBE_SFF_VENDOR_OUI_BYTE1
,
989 if (status
== IXGBE_ERR_SWFW_SYNC
||
990 status
== IXGBE_ERR_I2C
||
991 status
== IXGBE_ERR_SFP_NOT_PRESENT
)
992 goto err_read_i2c_eeprom
;
994 status
= hw
->phy
.ops
.read_i2c_eeprom(hw
,
995 IXGBE_SFF_VENDOR_OUI_BYTE2
,
998 if (status
== IXGBE_ERR_SWFW_SYNC
||
999 status
== IXGBE_ERR_I2C
||
1000 status
== IXGBE_ERR_SFP_NOT_PRESENT
)
1001 goto err_read_i2c_eeprom
;
1004 ((oui_bytes
[0] << IXGBE_SFF_VENDOR_OUI_BYTE0_SHIFT
) |
1005 (oui_bytes
[1] << IXGBE_SFF_VENDOR_OUI_BYTE1_SHIFT
) |
1006 (oui_bytes
[2] << IXGBE_SFF_VENDOR_OUI_BYTE2_SHIFT
));
1008 switch (vendor_oui
) {
1009 case IXGBE_SFF_VENDOR_OUI_TYCO
:
1010 if (cable_tech
& IXGBE_SFF_DA_PASSIVE_CABLE
)
1012 ixgbe_phy_sfp_passive_tyco
;
1014 case IXGBE_SFF_VENDOR_OUI_FTL
:
1015 if (cable_tech
& IXGBE_SFF_DA_ACTIVE_CABLE
)
1016 hw
->phy
.type
= ixgbe_phy_sfp_ftl_active
;
1018 hw
->phy
.type
= ixgbe_phy_sfp_ftl
;
1020 case IXGBE_SFF_VENDOR_OUI_AVAGO
:
1021 hw
->phy
.type
= ixgbe_phy_sfp_avago
;
1023 case IXGBE_SFF_VENDOR_OUI_INTEL
:
1024 hw
->phy
.type
= ixgbe_phy_sfp_intel
;
1027 if (cable_tech
& IXGBE_SFF_DA_PASSIVE_CABLE
)
1029 ixgbe_phy_sfp_passive_unknown
;
1030 else if (cable_tech
& IXGBE_SFF_DA_ACTIVE_CABLE
)
1032 ixgbe_phy_sfp_active_unknown
;
1034 hw
->phy
.type
= ixgbe_phy_sfp_unknown
;
1039 /* Allow any DA cable vendor */
1040 if (cable_tech
& (IXGBE_SFF_DA_PASSIVE_CABLE
|
1041 IXGBE_SFF_DA_ACTIVE_CABLE
)) {
1046 /* Verify supported 1G SFP modules */
1047 if (comp_codes_10g
== 0 &&
1048 !(hw
->phy
.sfp_type
== ixgbe_sfp_type_1g_cu_core1
||
1049 hw
->phy
.sfp_type
== ixgbe_sfp_type_1g_cu_core0
)) {
1050 hw
->phy
.type
= ixgbe_phy_sfp_unsupported
;
1051 status
= IXGBE_ERR_SFP_NOT_SUPPORTED
;
1055 /* Anything else 82598-based is supported */
1056 if (hw
->mac
.type
== ixgbe_mac_82598EB
) {
1061 hw
->mac
.ops
.get_device_caps(hw
, &enforce_sfp
);
1062 if (!(enforce_sfp
& IXGBE_DEVICE_CAPS_ALLOW_ANY_SFP
) &&
1063 !((hw
->phy
.sfp_type
== ixgbe_sfp_type_1g_cu_core0
) ||
1064 (hw
->phy
.sfp_type
== ixgbe_sfp_type_1g_cu_core1
))) {
1065 /* Make sure we're a supported PHY type */
1066 if (hw
->phy
.type
== ixgbe_phy_sfp_intel
) {
1069 hw_dbg(hw
, "SFP+ module not supported\n");
1070 hw
->phy
.type
= ixgbe_phy_sfp_unsupported
;
1071 status
= IXGBE_ERR_SFP_NOT_SUPPORTED
;
1081 err_read_i2c_eeprom
:
1082 hw
->phy
.sfp_type
= ixgbe_sfp_type_not_present
;
1083 if (hw
->phy
.type
!= ixgbe_phy_nl
) {
1085 hw
->phy
.type
= ixgbe_phy_unknown
;
1087 return IXGBE_ERR_SFP_NOT_PRESENT
;
1091 * ixgbe_get_sfp_init_sequence_offsets - Provides offset of PHY init sequence
1092 * @hw: pointer to hardware structure
1093 * @list_offset: offset to the SFP ID list
1094 * @data_offset: offset to the SFP data block
1096 * Checks the MAC's EEPROM to see if it supports a given SFP+ module type, if
1097 * so it returns the offsets to the phy init sequence block.
1099 s32
ixgbe_get_sfp_init_sequence_offsets(struct ixgbe_hw
*hw
,
1104 u16 sfp_type
= hw
->phy
.sfp_type
;
1106 if (hw
->phy
.sfp_type
== ixgbe_sfp_type_unknown
)
1107 return IXGBE_ERR_SFP_NOT_SUPPORTED
;
1109 if (hw
->phy
.sfp_type
== ixgbe_sfp_type_not_present
)
1110 return IXGBE_ERR_SFP_NOT_PRESENT
;
1112 if ((hw
->device_id
== IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM
) &&
1113 (hw
->phy
.sfp_type
== ixgbe_sfp_type_da_cu
))
1114 return IXGBE_ERR_SFP_NOT_SUPPORTED
;
1117 * Limiting active cables and 1G Phys must be initialized as
1120 if (sfp_type
== ixgbe_sfp_type_da_act_lmt_core0
||
1121 sfp_type
== ixgbe_sfp_type_1g_cu_core0
)
1122 sfp_type
= ixgbe_sfp_type_srlr_core0
;
1123 else if (sfp_type
== ixgbe_sfp_type_da_act_lmt_core1
||
1124 sfp_type
== ixgbe_sfp_type_1g_cu_core1
)
1125 sfp_type
= ixgbe_sfp_type_srlr_core1
;
1127 /* Read offset to PHY init contents */
1128 hw
->eeprom
.ops
.read(hw
, IXGBE_PHY_INIT_OFFSET_NL
, list_offset
);
1130 if ((!*list_offset
) || (*list_offset
== 0xFFFF))
1131 return IXGBE_ERR_SFP_NO_INIT_SEQ_PRESENT
;
1133 /* Shift offset to first ID word */
1137 * Find the matching SFP ID in the EEPROM
1138 * and program the init sequence
1140 hw
->eeprom
.ops
.read(hw
, *list_offset
, &sfp_id
);
1142 while (sfp_id
!= IXGBE_PHY_INIT_END_NL
) {
1143 if (sfp_id
== sfp_type
) {
1145 hw
->eeprom
.ops
.read(hw
, *list_offset
, data_offset
);
1146 if ((!*data_offset
) || (*data_offset
== 0xFFFF)) {
1147 hw_dbg(hw
, "SFP+ module not supported\n");
1148 return IXGBE_ERR_SFP_NOT_SUPPORTED
;
1153 (*list_offset
) += 2;
1154 if (hw
->eeprom
.ops
.read(hw
, *list_offset
, &sfp_id
))
1155 return IXGBE_ERR_PHY
;
1159 if (sfp_id
== IXGBE_PHY_INIT_END_NL
) {
1160 hw_dbg(hw
, "No matching SFP+ module found\n");
1161 return IXGBE_ERR_SFP_NOT_SUPPORTED
;
1168 * ixgbe_read_i2c_eeprom_generic - Reads 8 bit EEPROM word over I2C interface
1169 * @hw: pointer to hardware structure
1170 * @byte_offset: EEPROM byte offset to read
1171 * @eeprom_data: value read
1173 * Performs byte read operation to SFP module's EEPROM over I2C interface.
1175 s32
ixgbe_read_i2c_eeprom_generic(struct ixgbe_hw
*hw
, u8 byte_offset
,
1178 return hw
->phy
.ops
.read_i2c_byte(hw
, byte_offset
,
1179 IXGBE_I2C_EEPROM_DEV_ADDR
,
1184 * ixgbe_write_i2c_eeprom_generic - Writes 8 bit EEPROM word over I2C interface
1185 * @hw: pointer to hardware structure
1186 * @byte_offset: EEPROM byte offset to write
1187 * @eeprom_data: value to write
1189 * Performs byte write operation to SFP module's EEPROM over I2C interface.
1191 s32
ixgbe_write_i2c_eeprom_generic(struct ixgbe_hw
*hw
, u8 byte_offset
,
1194 return hw
->phy
.ops
.write_i2c_byte(hw
, byte_offset
,
1195 IXGBE_I2C_EEPROM_DEV_ADDR
,
1200 * ixgbe_read_i2c_byte_generic - Reads 8 bit word over I2C
1201 * @hw: pointer to hardware structure
1202 * @byte_offset: byte offset to read
1205 * Performs byte read operation to SFP module's EEPROM over I2C interface at
1206 * a specified deivce address.
1208 s32
ixgbe_read_i2c_byte_generic(struct ixgbe_hw
*hw
, u8 byte_offset
,
1209 u8 dev_addr
, u8
*data
)
1217 if (IXGBE_READ_REG(hw
, IXGBE_STATUS
) & IXGBE_STATUS_LAN_ID_1
)
1218 swfw_mask
= IXGBE_GSSR_PHY1_SM
;
1220 swfw_mask
= IXGBE_GSSR_PHY0_SM
;
1223 if (ixgbe_acquire_swfw_sync(hw
, swfw_mask
) != 0) {
1224 status
= IXGBE_ERR_SWFW_SYNC
;
1228 ixgbe_i2c_start(hw
);
1230 /* Device Address and write indication */
1231 status
= ixgbe_clock_out_i2c_byte(hw
, dev_addr
);
1235 status
= ixgbe_get_i2c_ack(hw
);
1239 status
= ixgbe_clock_out_i2c_byte(hw
, byte_offset
);
1243 status
= ixgbe_get_i2c_ack(hw
);
1247 ixgbe_i2c_start(hw
);
1249 /* Device Address and read indication */
1250 status
= ixgbe_clock_out_i2c_byte(hw
, (dev_addr
| 0x1));
1254 status
= ixgbe_get_i2c_ack(hw
);
1258 status
= ixgbe_clock_in_i2c_byte(hw
, data
);
1262 status
= ixgbe_clock_out_i2c_bit(hw
, nack
);
1270 ixgbe_release_swfw_sync(hw
, swfw_mask
);
1272 ixgbe_i2c_bus_clear(hw
);
1274 if (retry
< max_retry
)
1275 hw_dbg(hw
, "I2C byte read error - Retrying.\n");
1277 hw_dbg(hw
, "I2C byte read error.\n");
1279 } while (retry
< max_retry
);
1281 ixgbe_release_swfw_sync(hw
, swfw_mask
);
1288 * ixgbe_write_i2c_byte_generic - Writes 8 bit word over I2C
1289 * @hw: pointer to hardware structure
1290 * @byte_offset: byte offset to write
1291 * @data: value to write
1293 * Performs byte write operation to SFP module's EEPROM over I2C interface at
1294 * a specified device address.
1296 s32
ixgbe_write_i2c_byte_generic(struct ixgbe_hw
*hw
, u8 byte_offset
,
1297 u8 dev_addr
, u8 data
)
1304 if (IXGBE_READ_REG(hw
, IXGBE_STATUS
) & IXGBE_STATUS_LAN_ID_1
)
1305 swfw_mask
= IXGBE_GSSR_PHY1_SM
;
1307 swfw_mask
= IXGBE_GSSR_PHY0_SM
;
1309 if (ixgbe_acquire_swfw_sync(hw
, swfw_mask
) != 0) {
1310 status
= IXGBE_ERR_SWFW_SYNC
;
1311 goto write_byte_out
;
1315 ixgbe_i2c_start(hw
);
1317 status
= ixgbe_clock_out_i2c_byte(hw
, dev_addr
);
1321 status
= ixgbe_get_i2c_ack(hw
);
1325 status
= ixgbe_clock_out_i2c_byte(hw
, byte_offset
);
1329 status
= ixgbe_get_i2c_ack(hw
);
1333 status
= ixgbe_clock_out_i2c_byte(hw
, data
);
1337 status
= ixgbe_get_i2c_ack(hw
);
1345 ixgbe_i2c_bus_clear(hw
);
1347 if (retry
< max_retry
)
1348 hw_dbg(hw
, "I2C byte write error - Retrying.\n");
1350 hw_dbg(hw
, "I2C byte write error.\n");
1351 } while (retry
< max_retry
);
1353 ixgbe_release_swfw_sync(hw
, swfw_mask
);
1360 * ixgbe_i2c_start - Sets I2C start condition
1361 * @hw: pointer to hardware structure
1363 * Sets I2C start condition (High -> Low on SDA while SCL is High)
1365 static void ixgbe_i2c_start(struct ixgbe_hw
*hw
)
1367 u32 i2cctl
= IXGBE_READ_REG(hw
, IXGBE_I2CCTL
);
1369 /* Start condition must begin with data and clock high */
1370 ixgbe_set_i2c_data(hw
, &i2cctl
, 1);
1371 ixgbe_raise_i2c_clk(hw
, &i2cctl
);
1373 /* Setup time for start condition (4.7us) */
1374 udelay(IXGBE_I2C_T_SU_STA
);
1376 ixgbe_set_i2c_data(hw
, &i2cctl
, 0);
1378 /* Hold time for start condition (4us) */
1379 udelay(IXGBE_I2C_T_HD_STA
);
1381 ixgbe_lower_i2c_clk(hw
, &i2cctl
);
1383 /* Minimum low period of clock is 4.7 us */
1384 udelay(IXGBE_I2C_T_LOW
);
1389 * ixgbe_i2c_stop - Sets I2C stop condition
1390 * @hw: pointer to hardware structure
1392 * Sets I2C stop condition (Low -> High on SDA while SCL is High)
1394 static void ixgbe_i2c_stop(struct ixgbe_hw
*hw
)
1396 u32 i2cctl
= IXGBE_READ_REG(hw
, IXGBE_I2CCTL
);
1398 /* Stop condition must begin with data low and clock high */
1399 ixgbe_set_i2c_data(hw
, &i2cctl
, 0);
1400 ixgbe_raise_i2c_clk(hw
, &i2cctl
);
1402 /* Setup time for stop condition (4us) */
1403 udelay(IXGBE_I2C_T_SU_STO
);
1405 ixgbe_set_i2c_data(hw
, &i2cctl
, 1);
1407 /* bus free time between stop and start (4.7us)*/
1408 udelay(IXGBE_I2C_T_BUF
);
1412 * ixgbe_clock_in_i2c_byte - Clocks in one byte via I2C
1413 * @hw: pointer to hardware structure
1414 * @data: data byte to clock in
1416 * Clocks in one byte data via I2C data/clock
1418 static s32
ixgbe_clock_in_i2c_byte(struct ixgbe_hw
*hw
, u8
*data
)
1424 for (i
= 7; i
>= 0; i
--) {
1425 status
= ixgbe_clock_in_i2c_bit(hw
, &bit
);
1436 * ixgbe_clock_out_i2c_byte - Clocks out one byte via I2C
1437 * @hw: pointer to hardware structure
1438 * @data: data byte clocked out
1440 * Clocks out one byte data via I2C data/clock
1442 static s32
ixgbe_clock_out_i2c_byte(struct ixgbe_hw
*hw
, u8 data
)
1449 for (i
= 7; i
>= 0; i
--) {
1450 bit
= (data
>> i
) & 0x1;
1451 status
= ixgbe_clock_out_i2c_bit(hw
, bit
);
1457 /* Release SDA line (set high) */
1458 i2cctl
= IXGBE_READ_REG(hw
, IXGBE_I2CCTL
);
1459 i2cctl
|= IXGBE_I2C_DATA_OUT
;
1460 IXGBE_WRITE_REG(hw
, IXGBE_I2CCTL
, i2cctl
);
1466 * ixgbe_get_i2c_ack - Polls for I2C ACK
1467 * @hw: pointer to hardware structure
1469 * Clocks in/out one bit via I2C data/clock
1471 static s32
ixgbe_get_i2c_ack(struct ixgbe_hw
*hw
)
1475 u32 i2cctl
= IXGBE_READ_REG(hw
, IXGBE_I2CCTL
);
1479 status
= ixgbe_raise_i2c_clk(hw
, &i2cctl
);
1484 /* Minimum high period of clock is 4us */
1485 udelay(IXGBE_I2C_T_HIGH
);
1487 /* Poll for ACK. Note that ACK in I2C spec is
1488 * transition from 1 to 0 */
1489 for (i
= 0; i
< timeout
; i
++) {
1490 i2cctl
= IXGBE_READ_REG(hw
, IXGBE_I2CCTL
);
1491 ack
= ixgbe_get_i2c_data(&i2cctl
);
1499 hw_dbg(hw
, "I2C ack was not received.\n");
1500 status
= IXGBE_ERR_I2C
;
1503 ixgbe_lower_i2c_clk(hw
, &i2cctl
);
1505 /* Minimum low period of clock is 4.7 us */
1506 udelay(IXGBE_I2C_T_LOW
);
1513 * ixgbe_clock_in_i2c_bit - Clocks in one bit via I2C data/clock
1514 * @hw: pointer to hardware structure
1515 * @data: read data value
1517 * Clocks in one bit via I2C data/clock
1519 static s32
ixgbe_clock_in_i2c_bit(struct ixgbe_hw
*hw
, bool *data
)
1522 u32 i2cctl
= IXGBE_READ_REG(hw
, IXGBE_I2CCTL
);
1524 status
= ixgbe_raise_i2c_clk(hw
, &i2cctl
);
1526 /* Minimum high period of clock is 4us */
1527 udelay(IXGBE_I2C_T_HIGH
);
1529 i2cctl
= IXGBE_READ_REG(hw
, IXGBE_I2CCTL
);
1530 *data
= ixgbe_get_i2c_data(&i2cctl
);
1532 ixgbe_lower_i2c_clk(hw
, &i2cctl
);
1534 /* Minimum low period of clock is 4.7 us */
1535 udelay(IXGBE_I2C_T_LOW
);
1541 * ixgbe_clock_out_i2c_bit - Clocks in/out one bit via I2C data/clock
1542 * @hw: pointer to hardware structure
1543 * @data: data value to write
1545 * Clocks out one bit via I2C data/clock
1547 static s32
ixgbe_clock_out_i2c_bit(struct ixgbe_hw
*hw
, bool data
)
1550 u32 i2cctl
= IXGBE_READ_REG(hw
, IXGBE_I2CCTL
);
1552 status
= ixgbe_set_i2c_data(hw
, &i2cctl
, data
);
1554 status
= ixgbe_raise_i2c_clk(hw
, &i2cctl
);
1556 /* Minimum high period of clock is 4us */
1557 udelay(IXGBE_I2C_T_HIGH
);
1559 ixgbe_lower_i2c_clk(hw
, &i2cctl
);
1561 /* Minimum low period of clock is 4.7 us.
1562 * This also takes care of the data hold time.
1564 udelay(IXGBE_I2C_T_LOW
);
1566 status
= IXGBE_ERR_I2C
;
1567 hw_dbg(hw
, "I2C data was not set to %X\n", data
);
1573 * ixgbe_raise_i2c_clk - Raises the I2C SCL clock
1574 * @hw: pointer to hardware structure
1575 * @i2cctl: Current value of I2CCTL register
1577 * Raises the I2C clock line '0'->'1'
1579 static s32
ixgbe_raise_i2c_clk(struct ixgbe_hw
*hw
, u32
*i2cctl
)
1583 *i2cctl
|= IXGBE_I2C_CLK_OUT
;
1585 IXGBE_WRITE_REG(hw
, IXGBE_I2CCTL
, *i2cctl
);
1587 /* SCL rise time (1000ns) */
1588 udelay(IXGBE_I2C_T_RISE
);
1594 * ixgbe_lower_i2c_clk - Lowers the I2C SCL clock
1595 * @hw: pointer to hardware structure
1596 * @i2cctl: Current value of I2CCTL register
1598 * Lowers the I2C clock line '1'->'0'
1600 static void ixgbe_lower_i2c_clk(struct ixgbe_hw
*hw
, u32
*i2cctl
)
1603 *i2cctl
&= ~IXGBE_I2C_CLK_OUT
;
1605 IXGBE_WRITE_REG(hw
, IXGBE_I2CCTL
, *i2cctl
);
1607 /* SCL fall time (300ns) */
1608 udelay(IXGBE_I2C_T_FALL
);
1612 * ixgbe_set_i2c_data - Sets the I2C data bit
1613 * @hw: pointer to hardware structure
1614 * @i2cctl: Current value of I2CCTL register
1615 * @data: I2C data value (0 or 1) to set
1617 * Sets the I2C data bit
1619 static s32
ixgbe_set_i2c_data(struct ixgbe_hw
*hw
, u32
*i2cctl
, bool data
)
1624 *i2cctl
|= IXGBE_I2C_DATA_OUT
;
1626 *i2cctl
&= ~IXGBE_I2C_DATA_OUT
;
1628 IXGBE_WRITE_REG(hw
, IXGBE_I2CCTL
, *i2cctl
);
1630 /* Data rise/fall (1000ns/300ns) and set-up time (250ns) */
1631 udelay(IXGBE_I2C_T_RISE
+ IXGBE_I2C_T_FALL
+ IXGBE_I2C_T_SU_DATA
);
1633 /* Verify data was set correctly */
1634 *i2cctl
= IXGBE_READ_REG(hw
, IXGBE_I2CCTL
);
1635 if (data
!= ixgbe_get_i2c_data(i2cctl
)) {
1636 status
= IXGBE_ERR_I2C
;
1637 hw_dbg(hw
, "Error - I2C data was not set to %X.\n", data
);
1644 * ixgbe_get_i2c_data - Reads the I2C SDA data bit
1645 * @hw: pointer to hardware structure
1646 * @i2cctl: Current value of I2CCTL register
1648 * Returns the I2C data bit value
1650 static bool ixgbe_get_i2c_data(u32
*i2cctl
)
1654 if (*i2cctl
& IXGBE_I2C_DATA_IN
)
1663 * ixgbe_i2c_bus_clear - Clears the I2C bus
1664 * @hw: pointer to hardware structure
1666 * Clears the I2C bus by sending nine clock pulses.
1667 * Used when data line is stuck low.
1669 static void ixgbe_i2c_bus_clear(struct ixgbe_hw
*hw
)
1671 u32 i2cctl
= IXGBE_READ_REG(hw
, IXGBE_I2CCTL
);
1674 ixgbe_i2c_start(hw
);
1676 ixgbe_set_i2c_data(hw
, &i2cctl
, 1);
1678 for (i
= 0; i
< 9; i
++) {
1679 ixgbe_raise_i2c_clk(hw
, &i2cctl
);
1681 /* Min high period of clock is 4us */
1682 udelay(IXGBE_I2C_T_HIGH
);
1684 ixgbe_lower_i2c_clk(hw
, &i2cctl
);
1686 /* Min low period of clock is 4.7us*/
1687 udelay(IXGBE_I2C_T_LOW
);
1690 ixgbe_i2c_start(hw
);
1692 /* Put the i2c bus back to default state */
1697 * ixgbe_tn_check_overtemp - Checks if an overtemp occured.
1698 * @hw: pointer to hardware structure
1700 * Checks if the LASI temp alarm status was triggered due to overtemp
1702 s32
ixgbe_tn_check_overtemp(struct ixgbe_hw
*hw
)
1707 if (hw
->device_id
!= IXGBE_DEV_ID_82599_T3_LOM
)
1710 /* Check that the LASI temp alarm status was triggered */
1711 hw
->phy
.ops
.read_reg(hw
, IXGBE_TN_LASI_STATUS_REG
,
1712 MDIO_MMD_PMAPMD
, &phy_data
);
1714 if (!(phy_data
& IXGBE_TN_LASI_STATUS_TEMP_ALARM
))
1717 status
= IXGBE_ERR_OVERTEMP
;