2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2006 by Ralf Baechle (ralf@linux-mips.org)
8 #ifndef __ASM_BARRIER_H
9 #define __ASM_BARRIER_H
11 #include <asm/addrspace.h>
13 #ifdef CONFIG_CPU_HAS_SYNC
15 __asm__ __volatile__( \
17 ".set noreorder\n\t" \
25 #define __sync() do { } while(0)
28 #define __fast_iob() \
29 __asm__ __volatile__( \
31 ".set noreorder\n\t" \
36 : "m" (*(int *)CKSEG1) \
38 #ifdef CONFIG_CPU_CAVIUM_OCTEON
39 # define OCTEON_SYNCW_STR ".set push\n.set arch=octeon\nsyncw\nsyncw\n.set pop\n"
40 # define __syncw() __asm__ __volatile__(OCTEON_SYNCW_STR : : : "memory")
42 # define fast_wmb() __syncw()
43 # define fast_rmb() barrier()
44 # define fast_mb() __sync()
45 # define fast_iob() do { } while (0)
46 #else /* ! CONFIG_CPU_CAVIUM_OCTEON */
47 # define fast_wmb() __sync()
48 # define fast_rmb() __sync()
49 # define fast_mb() __sync()
50 # ifdef CONFIG_SGI_IP28
52 __asm__ __volatile__( \
54 ".set noreorder\n\t" \
60 : "m" (*(int *)CKSEG1ADDR(0x1fa00004)) \
69 #endif /* CONFIG_CPU_CAVIUM_OCTEON */
71 #ifdef CONFIG_CPU_HAS_WB
73 #include <asm/wbflush.h>
75 #define mb() wbflush()
76 #define iob() wbflush()
78 #else /* !CONFIG_CPU_HAS_WB */
80 #define mb() fast_mb()
81 #define iob() fast_iob()
83 #endif /* !CONFIG_CPU_HAS_WB */
85 #define wmb() fast_wmb()
86 #define rmb() fast_rmb()
88 #if defined(CONFIG_WEAK_ORDERING)
89 # ifdef CONFIG_CPU_CAVIUM_OCTEON
90 # define __smp_mb() __sync()
91 # define __smp_rmb() barrier()
92 # define __smp_wmb() __syncw()
94 # define __smp_mb() __asm__ __volatile__("sync" : : :"memory")
95 # define __smp_rmb() __asm__ __volatile__("sync" : : :"memory")
96 # define __smp_wmb() __asm__ __volatile__("sync" : : :"memory")
99 #define __smp_mb() barrier()
100 #define __smp_rmb() barrier()
101 #define __smp_wmb() barrier()
104 #if defined(CONFIG_WEAK_REORDERING_BEYOND_LLSC) && defined(CONFIG_SMP)
105 #define __WEAK_LLSC_MB " sync \n"
107 #define __WEAK_LLSC_MB " \n"
110 #define smp_llsc_mb() __asm__ __volatile__(__WEAK_LLSC_MB : : :"memory")
112 #ifdef CONFIG_CPU_CAVIUM_OCTEON
113 #define smp_mb__before_llsc() smp_wmb()
114 #define __smp_mb__before_llsc() __smp_wmb()
115 /* Cause previous writes to become visible on all CPUs as soon as possible */
116 #define nudge_writes() __asm__ __volatile__(".set push\n\t" \
117 ".set arch=octeon\n\t" \
119 ".set pop" : : : "memory")
121 #define smp_mb__before_llsc() smp_llsc_mb()
122 #define __smp_mb__before_llsc() smp_llsc_mb()
123 #define nudge_writes() mb()
126 #define __smp_mb__before_atomic() __smp_mb__before_llsc()
127 #define __smp_mb__after_atomic() smp_llsc_mb()
129 #include <asm-generic/barrier.h>
131 #endif /* __ASM_BARRIER_H */