2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2003, 04, 05 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2007 Maciej W. Rozycki
8 * Copyright (C) 2008 Thiemo Seufer
9 * Copyright (C) 2012 MIPS Technologies, Inc.
11 #include <linux/kernel.h>
12 #include <linux/sched.h>
13 #include <linux/smp.h>
15 #include <linux/module.h>
16 #include <linux/proc_fs.h>
19 #include <asm/cacheops.h>
20 #include <asm/cpu-type.h>
24 #include <asm/pgtable.h>
25 #include <asm/prefetch.h>
26 #include <asm/bootinfo.h>
27 #include <asm/mipsregs.h>
28 #include <asm/mmu_context.h>
32 #ifdef CONFIG_SIBYTE_DMA_PAGEOPS
33 #include <asm/sibyte/sb1250.h>
34 #include <asm/sibyte/sb1250_regs.h>
35 #include <asm/sibyte/sb1250_dma.h>
40 /* Registers used in the assembled routines. */
53 /* Handle labels (which must be positive integers). */
55 label_clear_nopref
= 1,
59 label_copy_pref_store
,
62 UASM_L_LA(_clear_nopref
)
63 UASM_L_LA(_clear_pref
)
64 UASM_L_LA(_copy_nopref
)
65 UASM_L_LA(_copy_pref_both
)
66 UASM_L_LA(_copy_pref_store
)
68 /* We need one branch and therefore one relocation per target label. */
69 static struct uasm_label labels
[5];
70 static struct uasm_reloc relocs
[5];
72 #define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
73 #define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
76 * R6 has a limited offset of the pref instruction.
77 * Skip it if the offset is more than 9 bits.
79 #define _uasm_i_pref(a, b, c, d) \
81 if (cpu_has_mips_r6) { \
82 if (c <= 0xff && c >= -0x100) \
83 uasm_i_pref(a, b, c, d);\
85 uasm_i_pref(a, b, c, d); \
89 static int pref_bias_clear_store
;
90 static int pref_bias_copy_load
;
91 static int pref_bias_copy_store
;
93 static u32 pref_src_mode
;
94 static u32 pref_dst_mode
;
96 static int clear_word_size
;
97 static int copy_word_size
;
99 static int half_clear_loop_size
;
100 static int half_copy_loop_size
;
102 static int cache_line_size
;
103 #define cache_line_mask() (cache_line_size - 1)
106 pg_addiu(u32
**buf
, unsigned int reg1
, unsigned int reg2
, unsigned int off
)
108 if (cpu_has_64bit_gp_regs
&& DADDI_WAR
&& r4k_daddiu_bug()) {
110 uasm_i_lui(buf
, T9
, uasm_rel_hi(off
));
111 uasm_i_addiu(buf
, T9
, T9
, uasm_rel_lo(off
));
113 uasm_i_addiu(buf
, T9
, ZERO
, off
);
114 uasm_i_daddu(buf
, reg1
, reg2
, T9
);
117 uasm_i_lui(buf
, T9
, uasm_rel_hi(off
));
118 uasm_i_addiu(buf
, T9
, T9
, uasm_rel_lo(off
));
119 UASM_i_ADDU(buf
, reg1
, reg2
, T9
);
121 UASM_i_ADDIU(buf
, reg1
, reg2
, off
);
125 static void set_prefetch_parameters(void)
127 if (cpu_has_64bit_gp_regs
|| cpu_has_64bit_zero_reg
)
132 if (cpu_has_64bit_gp_regs
)
138 * The pref's used here are using "streaming" hints, which cause the
139 * copied data to be kicked out of the cache sooner. A page copy often
140 * ends up copying a lot more data than is commonly used, so this seems
141 * to make sense in terms of reducing cache pollution, but I've no real
142 * performance data to back this up.
144 if (cpu_has_prefetch
) {
146 * XXX: Most prefetch bias values in here are based on
149 cache_line_size
= cpu_dcache_line_size();
150 switch (current_cpu_type()) {
153 /* These processors only support the Pref_Load. */
154 pref_bias_copy_load
= 256;
162 * Those values have been experimentally tuned for an
165 pref_bias_clear_store
= 512;
166 pref_bias_copy_load
= 256;
167 pref_bias_copy_store
= 256;
168 pref_src_mode
= Pref_LoadStreamed
;
169 pref_dst_mode
= Pref_StoreStreamed
;
174 pref_bias_clear_store
= 128;
175 pref_bias_copy_load
= 128;
176 pref_bias_copy_store
= 128;
178 * SB1 pass1 Pref_LoadStreamed/Pref_StoreStreamed
181 if (current_cpu_type() == CPU_SB1
&&
182 (current_cpu_data
.processor_id
& 0xff) < 0x02) {
183 pref_src_mode
= Pref_Load
;
184 pref_dst_mode
= Pref_Store
;
186 pref_src_mode
= Pref_LoadStreamed
;
187 pref_dst_mode
= Pref_StoreStreamed
;
192 /* Loongson-3 only support the Pref_Load/Pref_Store. */
193 pref_bias_clear_store
= 128;
194 pref_bias_copy_load
= 128;
195 pref_bias_copy_store
= 128;
196 pref_src_mode
= Pref_Load
;
197 pref_dst_mode
= Pref_Store
;
201 pref_bias_clear_store
= 128;
202 pref_bias_copy_load
= 256;
203 pref_bias_copy_store
= 128;
204 pref_src_mode
= Pref_LoadStreamed
;
207 * Bit 30 (Pref_PrepareForStore) has been
208 * removed from MIPS R6. Use bit 5
209 * (Pref_StoreStreamed).
211 pref_dst_mode
= Pref_StoreStreamed
;
213 pref_dst_mode
= Pref_PrepareForStore
;
217 if (cpu_has_cache_cdex_s
)
218 cache_line_size
= cpu_scache_line_size();
219 else if (cpu_has_cache_cdex_p
)
220 cache_line_size
= cpu_dcache_line_size();
223 * Too much unrolling will overflow the available space in
224 * clear_space_array / copy_page_array.
226 half_clear_loop_size
= min(16 * clear_word_size
,
227 max(cache_line_size
>> 1,
228 4 * clear_word_size
));
229 half_copy_loop_size
= min(16 * copy_word_size
,
230 max(cache_line_size
>> 1,
231 4 * copy_word_size
));
234 static void build_clear_store(u32
**buf
, int off
)
236 if (cpu_has_64bit_gp_regs
|| cpu_has_64bit_zero_reg
) {
237 uasm_i_sd(buf
, ZERO
, off
, A0
);
239 uasm_i_sw(buf
, ZERO
, off
, A0
);
243 static inline void build_clear_pref(u32
**buf
, int off
)
245 if (off
& cache_line_mask())
248 if (pref_bias_clear_store
) {
249 _uasm_i_pref(buf
, pref_dst_mode
, pref_bias_clear_store
+ off
,
251 } else if (cache_line_size
== (half_clear_loop_size
<< 1)) {
252 if (cpu_has_cache_cdex_s
) {
253 uasm_i_cache(buf
, Create_Dirty_Excl_SD
, off
, A0
);
254 } else if (cpu_has_cache_cdex_p
) {
255 if (R4600_V1_HIT_CACHEOP_WAR
&& cpu_is_r4600_v1_x()) {
262 if (R4600_V2_HIT_CACHEOP_WAR
&& cpu_is_r4600_v2_x())
263 uasm_i_lw(buf
, ZERO
, ZERO
, AT
);
265 uasm_i_cache(buf
, Create_Dirty_Excl_D
, off
, A0
);
270 extern u32 __clear_page_start
;
271 extern u32 __clear_page_end
;
272 extern u32 __copy_page_start
;
273 extern u32 __copy_page_end
;
275 void build_clear_page(void)
278 u32
*buf
= &__clear_page_start
;
279 struct uasm_label
*l
= labels
;
280 struct uasm_reloc
*r
= relocs
;
282 static atomic_t run_once
= ATOMIC_INIT(0);
284 if (atomic_xchg(&run_once
, 1)) {
288 memset(labels
, 0, sizeof(labels
));
289 memset(relocs
, 0, sizeof(relocs
));
291 set_prefetch_parameters();
294 * This algorithm makes the following assumptions:
295 * - The prefetch bias is a multiple of 2 words.
296 * - The prefetch bias is less than one page.
298 BUG_ON(pref_bias_clear_store
% (2 * clear_word_size
));
299 BUG_ON(PAGE_SIZE
< pref_bias_clear_store
);
301 off
= PAGE_SIZE
- pref_bias_clear_store
;
302 if (off
> 0xffff || !pref_bias_clear_store
)
303 pg_addiu(&buf
, A2
, A0
, off
);
305 uasm_i_ori(&buf
, A2
, A0
, off
);
307 if (R4600_V2_HIT_CACHEOP_WAR
&& cpu_is_r4600_v2_x())
308 uasm_i_lui(&buf
, AT
, uasm_rel_hi(0xa0000000));
310 off
= cache_line_size
? min(8, pref_bias_clear_store
/ cache_line_size
)
311 * cache_line_size
: 0;
313 build_clear_pref(&buf
, -off
);
314 off
-= cache_line_size
;
316 uasm_l_clear_pref(&l
, buf
);
318 build_clear_pref(&buf
, off
);
319 build_clear_store(&buf
, off
);
320 off
+= clear_word_size
;
321 } while (off
< half_clear_loop_size
);
322 pg_addiu(&buf
, A0
, A0
, 2 * off
);
325 build_clear_pref(&buf
, off
);
326 if (off
== -clear_word_size
)
327 uasm_il_bne(&buf
, &r
, A0
, A2
, label_clear_pref
);
328 build_clear_store(&buf
, off
);
329 off
+= clear_word_size
;
332 if (pref_bias_clear_store
) {
333 pg_addiu(&buf
, A2
, A0
, pref_bias_clear_store
);
334 uasm_l_clear_nopref(&l
, buf
);
337 build_clear_store(&buf
, off
);
338 off
+= clear_word_size
;
339 } while (off
< half_clear_loop_size
);
340 pg_addiu(&buf
, A0
, A0
, 2 * off
);
343 if (off
== -clear_word_size
)
344 uasm_il_bne(&buf
, &r
, A0
, A2
,
346 build_clear_store(&buf
, off
);
347 off
+= clear_word_size
;
354 BUG_ON(buf
> &__clear_page_end
);
356 uasm_resolve_relocs(relocs
, labels
);
358 pr_debug("Synthesized clear page handler (%u instructions).\n",
359 (u32
)(buf
- &__clear_page_start
));
361 pr_debug("\t.set push\n");
362 pr_debug("\t.set noreorder\n");
363 for (i
= 0; i
< (buf
- &__clear_page_start
); i
++)
364 pr_debug("\t.word 0x%08x\n", (&__clear_page_start
)[i
]);
365 pr_debug("\t.set pop\n");
368 static void build_copy_load(u32
**buf
, int reg
, int off
)
370 if (cpu_has_64bit_gp_regs
) {
371 uasm_i_ld(buf
, reg
, off
, A1
);
373 uasm_i_lw(buf
, reg
, off
, A1
);
377 static void build_copy_store(u32
**buf
, int reg
, int off
)
379 if (cpu_has_64bit_gp_regs
) {
380 uasm_i_sd(buf
, reg
, off
, A0
);
382 uasm_i_sw(buf
, reg
, off
, A0
);
386 static inline void build_copy_load_pref(u32
**buf
, int off
)
388 if (off
& cache_line_mask())
391 if (pref_bias_copy_load
)
392 _uasm_i_pref(buf
, pref_src_mode
, pref_bias_copy_load
+ off
, A1
);
395 static inline void build_copy_store_pref(u32
**buf
, int off
)
397 if (off
& cache_line_mask())
400 if (pref_bias_copy_store
) {
401 _uasm_i_pref(buf
, pref_dst_mode
, pref_bias_copy_store
+ off
,
403 } else if (cache_line_size
== (half_copy_loop_size
<< 1)) {
404 if (cpu_has_cache_cdex_s
) {
405 uasm_i_cache(buf
, Create_Dirty_Excl_SD
, off
, A0
);
406 } else if (cpu_has_cache_cdex_p
) {
407 if (R4600_V1_HIT_CACHEOP_WAR
&& cpu_is_r4600_v1_x()) {
414 if (R4600_V2_HIT_CACHEOP_WAR
&& cpu_is_r4600_v2_x())
415 uasm_i_lw(buf
, ZERO
, ZERO
, AT
);
417 uasm_i_cache(buf
, Create_Dirty_Excl_D
, off
, A0
);
422 void build_copy_page(void)
425 u32
*buf
= &__copy_page_start
;
426 struct uasm_label
*l
= labels
;
427 struct uasm_reloc
*r
= relocs
;
429 static atomic_t run_once
= ATOMIC_INIT(0);
431 if (atomic_xchg(&run_once
, 1)) {
435 memset(labels
, 0, sizeof(labels
));
436 memset(relocs
, 0, sizeof(relocs
));
438 set_prefetch_parameters();
441 * This algorithm makes the following assumptions:
442 * - All prefetch biases are multiples of 8 words.
443 * - The prefetch biases are less than one page.
444 * - The store prefetch bias isn't greater than the load
447 BUG_ON(pref_bias_copy_load
% (8 * copy_word_size
));
448 BUG_ON(pref_bias_copy_store
% (8 * copy_word_size
));
449 BUG_ON(PAGE_SIZE
< pref_bias_copy_load
);
450 BUG_ON(pref_bias_copy_store
> pref_bias_copy_load
);
452 off
= PAGE_SIZE
- pref_bias_copy_load
;
453 if (off
> 0xffff || !pref_bias_copy_load
)
454 pg_addiu(&buf
, A2
, A0
, off
);
456 uasm_i_ori(&buf
, A2
, A0
, off
);
458 if (R4600_V2_HIT_CACHEOP_WAR
&& cpu_is_r4600_v2_x())
459 uasm_i_lui(&buf
, AT
, uasm_rel_hi(0xa0000000));
461 off
= cache_line_size
? min(8, pref_bias_copy_load
/ cache_line_size
) *
464 build_copy_load_pref(&buf
, -off
);
465 off
-= cache_line_size
;
467 off
= cache_line_size
? min(8, pref_bias_copy_store
/ cache_line_size
) *
470 build_copy_store_pref(&buf
, -off
);
471 off
-= cache_line_size
;
473 uasm_l_copy_pref_both(&l
, buf
);
475 build_copy_load_pref(&buf
, off
);
476 build_copy_load(&buf
, T0
, off
);
477 build_copy_load_pref(&buf
, off
+ copy_word_size
);
478 build_copy_load(&buf
, T1
, off
+ copy_word_size
);
479 build_copy_load_pref(&buf
, off
+ 2 * copy_word_size
);
480 build_copy_load(&buf
, T2
, off
+ 2 * copy_word_size
);
481 build_copy_load_pref(&buf
, off
+ 3 * copy_word_size
);
482 build_copy_load(&buf
, T3
, off
+ 3 * copy_word_size
);
483 build_copy_store_pref(&buf
, off
);
484 build_copy_store(&buf
, T0
, off
);
485 build_copy_store_pref(&buf
, off
+ copy_word_size
);
486 build_copy_store(&buf
, T1
, off
+ copy_word_size
);
487 build_copy_store_pref(&buf
, off
+ 2 * copy_word_size
);
488 build_copy_store(&buf
, T2
, off
+ 2 * copy_word_size
);
489 build_copy_store_pref(&buf
, off
+ 3 * copy_word_size
);
490 build_copy_store(&buf
, T3
, off
+ 3 * copy_word_size
);
491 off
+= 4 * copy_word_size
;
492 } while (off
< half_copy_loop_size
);
493 pg_addiu(&buf
, A1
, A1
, 2 * off
);
494 pg_addiu(&buf
, A0
, A0
, 2 * off
);
497 build_copy_load_pref(&buf
, off
);
498 build_copy_load(&buf
, T0
, off
);
499 build_copy_load_pref(&buf
, off
+ copy_word_size
);
500 build_copy_load(&buf
, T1
, off
+ copy_word_size
);
501 build_copy_load_pref(&buf
, off
+ 2 * copy_word_size
);
502 build_copy_load(&buf
, T2
, off
+ 2 * copy_word_size
);
503 build_copy_load_pref(&buf
, off
+ 3 * copy_word_size
);
504 build_copy_load(&buf
, T3
, off
+ 3 * copy_word_size
);
505 build_copy_store_pref(&buf
, off
);
506 build_copy_store(&buf
, T0
, off
);
507 build_copy_store_pref(&buf
, off
+ copy_word_size
);
508 build_copy_store(&buf
, T1
, off
+ copy_word_size
);
509 build_copy_store_pref(&buf
, off
+ 2 * copy_word_size
);
510 build_copy_store(&buf
, T2
, off
+ 2 * copy_word_size
);
511 build_copy_store_pref(&buf
, off
+ 3 * copy_word_size
);
512 if (off
== -(4 * copy_word_size
))
513 uasm_il_bne(&buf
, &r
, A2
, A0
, label_copy_pref_both
);
514 build_copy_store(&buf
, T3
, off
+ 3 * copy_word_size
);
515 off
+= 4 * copy_word_size
;
518 if (pref_bias_copy_load
- pref_bias_copy_store
) {
519 pg_addiu(&buf
, A2
, A0
,
520 pref_bias_copy_load
- pref_bias_copy_store
);
521 uasm_l_copy_pref_store(&l
, buf
);
524 build_copy_load(&buf
, T0
, off
);
525 build_copy_load(&buf
, T1
, off
+ copy_word_size
);
526 build_copy_load(&buf
, T2
, off
+ 2 * copy_word_size
);
527 build_copy_load(&buf
, T3
, off
+ 3 * copy_word_size
);
528 build_copy_store_pref(&buf
, off
);
529 build_copy_store(&buf
, T0
, off
);
530 build_copy_store_pref(&buf
, off
+ copy_word_size
);
531 build_copy_store(&buf
, T1
, off
+ copy_word_size
);
532 build_copy_store_pref(&buf
, off
+ 2 * copy_word_size
);
533 build_copy_store(&buf
, T2
, off
+ 2 * copy_word_size
);
534 build_copy_store_pref(&buf
, off
+ 3 * copy_word_size
);
535 build_copy_store(&buf
, T3
, off
+ 3 * copy_word_size
);
536 off
+= 4 * copy_word_size
;
537 } while (off
< half_copy_loop_size
);
538 pg_addiu(&buf
, A1
, A1
, 2 * off
);
539 pg_addiu(&buf
, A0
, A0
, 2 * off
);
542 build_copy_load(&buf
, T0
, off
);
543 build_copy_load(&buf
, T1
, off
+ copy_word_size
);
544 build_copy_load(&buf
, T2
, off
+ 2 * copy_word_size
);
545 build_copy_load(&buf
, T3
, off
+ 3 * copy_word_size
);
546 build_copy_store_pref(&buf
, off
);
547 build_copy_store(&buf
, T0
, off
);
548 build_copy_store_pref(&buf
, off
+ copy_word_size
);
549 build_copy_store(&buf
, T1
, off
+ copy_word_size
);
550 build_copy_store_pref(&buf
, off
+ 2 * copy_word_size
);
551 build_copy_store(&buf
, T2
, off
+ 2 * copy_word_size
);
552 build_copy_store_pref(&buf
, off
+ 3 * copy_word_size
);
553 if (off
== -(4 * copy_word_size
))
554 uasm_il_bne(&buf
, &r
, A2
, A0
,
555 label_copy_pref_store
);
556 build_copy_store(&buf
, T3
, off
+ 3 * copy_word_size
);
557 off
+= 4 * copy_word_size
;
561 if (pref_bias_copy_store
) {
562 pg_addiu(&buf
, A2
, A0
, pref_bias_copy_store
);
563 uasm_l_copy_nopref(&l
, buf
);
566 build_copy_load(&buf
, T0
, off
);
567 build_copy_load(&buf
, T1
, off
+ copy_word_size
);
568 build_copy_load(&buf
, T2
, off
+ 2 * copy_word_size
);
569 build_copy_load(&buf
, T3
, off
+ 3 * copy_word_size
);
570 build_copy_store(&buf
, T0
, off
);
571 build_copy_store(&buf
, T1
, off
+ copy_word_size
);
572 build_copy_store(&buf
, T2
, off
+ 2 * copy_word_size
);
573 build_copy_store(&buf
, T3
, off
+ 3 * copy_word_size
);
574 off
+= 4 * copy_word_size
;
575 } while (off
< half_copy_loop_size
);
576 pg_addiu(&buf
, A1
, A1
, 2 * off
);
577 pg_addiu(&buf
, A0
, A0
, 2 * off
);
580 build_copy_load(&buf
, T0
, off
);
581 build_copy_load(&buf
, T1
, off
+ copy_word_size
);
582 build_copy_load(&buf
, T2
, off
+ 2 * copy_word_size
);
583 build_copy_load(&buf
, T3
, off
+ 3 * copy_word_size
);
584 build_copy_store(&buf
, T0
, off
);
585 build_copy_store(&buf
, T1
, off
+ copy_word_size
);
586 build_copy_store(&buf
, T2
, off
+ 2 * copy_word_size
);
587 if (off
== -(4 * copy_word_size
))
588 uasm_il_bne(&buf
, &r
, A2
, A0
,
590 build_copy_store(&buf
, T3
, off
+ 3 * copy_word_size
);
591 off
+= 4 * copy_word_size
;
598 BUG_ON(buf
> &__copy_page_end
);
600 uasm_resolve_relocs(relocs
, labels
);
602 pr_debug("Synthesized copy page handler (%u instructions).\n",
603 (u32
)(buf
- &__copy_page_start
));
605 pr_debug("\t.set push\n");
606 pr_debug("\t.set noreorder\n");
607 for (i
= 0; i
< (buf
- &__copy_page_start
); i
++)
608 pr_debug("\t.word 0x%08x\n", (&__copy_page_start
)[i
]);
609 pr_debug("\t.set pop\n");
612 #ifdef CONFIG_SIBYTE_DMA_PAGEOPS
613 extern void clear_page_cpu(void *page
);
614 extern void copy_page_cpu(void *to
, void *from
);
617 * Pad descriptors to cacheline, since each is exclusively owned by a
625 } ____cacheline_aligned_in_smp page_descr
[DM_NUM_CHANNELS
];
627 void sb1_dma_init(void)
631 for (i
= 0; i
< DM_NUM_CHANNELS
; i
++) {
632 const u64 base_val
= CPHYSADDR((unsigned long)&page_descr
[i
]) |
633 V_DM_DSCR_BASE_RINGSZ(1);
634 void *base_reg
= IOADDR(A_DM_REGISTER(i
, R_DM_DSCR_BASE
));
636 __raw_writeq(base_val
, base_reg
);
637 __raw_writeq(base_val
| M_DM_DSCR_BASE_RESET
, base_reg
);
638 __raw_writeq(base_val
| M_DM_DSCR_BASE_ENABL
, base_reg
);
642 void clear_page(void *page
)
644 u64 to_phys
= CPHYSADDR((unsigned long)page
);
645 unsigned int cpu
= smp_processor_id();
647 /* if the page is not in KSEG0, use old way */
648 if ((long)KSEGX((unsigned long)page
) != (long)CKSEG0
)
649 return clear_page_cpu(page
);
651 page_descr
[cpu
].dscr_a
= to_phys
| M_DM_DSCRA_ZERO_MEM
|
652 M_DM_DSCRA_L2C_DEST
| M_DM_DSCRA_INTERRUPT
;
653 page_descr
[cpu
].dscr_b
= V_DM_DSCRB_SRC_LENGTH(PAGE_SIZE
);
654 __raw_writeq(1, IOADDR(A_DM_REGISTER(cpu
, R_DM_DSCR_COUNT
)));
657 * Don't really want to do it this way, but there's no
658 * reliable way to delay completion detection.
660 while (!(__raw_readq(IOADDR(A_DM_REGISTER(cpu
, R_DM_DSCR_BASE_DEBUG
)))
661 & M_DM_DSCR_BASE_INTERRUPT
))
663 __raw_readq(IOADDR(A_DM_REGISTER(cpu
, R_DM_DSCR_BASE
)));
666 void copy_page(void *to
, void *from
)
668 u64 from_phys
= CPHYSADDR((unsigned long)from
);
669 u64 to_phys
= CPHYSADDR((unsigned long)to
);
670 unsigned int cpu
= smp_processor_id();
672 /* if any page is not in KSEG0, use old way */
673 if ((long)KSEGX((unsigned long)to
) != (long)CKSEG0
674 || (long)KSEGX((unsigned long)from
) != (long)CKSEG0
)
675 return copy_page_cpu(to
, from
);
677 page_descr
[cpu
].dscr_a
= to_phys
| M_DM_DSCRA_L2C_DEST
|
678 M_DM_DSCRA_INTERRUPT
;
679 page_descr
[cpu
].dscr_b
= from_phys
| V_DM_DSCRB_SRC_LENGTH(PAGE_SIZE
);
680 __raw_writeq(1, IOADDR(A_DM_REGISTER(cpu
, R_DM_DSCR_COUNT
)));
683 * Don't really want to do it this way, but there's no
684 * reliable way to delay completion detection.
686 while (!(__raw_readq(IOADDR(A_DM_REGISTER(cpu
, R_DM_DSCR_BASE_DEBUG
)))
687 & M_DM_DSCR_BASE_INTERRUPT
))
689 __raw_readq(IOADDR(A_DM_REGISTER(cpu
, R_DM_DSCR_BASE
)));
692 #endif /* CONFIG_SIBYTE_DMA_PAGEOPS */