2 * Copyright (C) 2014 Traphandler
3 * Copyright (C) 2014 Free Electrons
5 * Author: Jean-Jacques Hiblot <jjhiblot@traphandler.com>
6 * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
21 #include <linux/clk.h>
23 #include <linux/pm_runtime.h>
24 #include <linux/pinctrl/consumer.h>
26 #include <drm/drm_crtc.h>
27 #include <drm/drm_crtc_helper.h>
30 #include <video/videomode.h>
32 #include "atmel_hlcdc_dc.h"
35 * Atmel HLCDC CRTC state structure
37 * @base: base CRTC state
38 * @output_mode: RGBXXX output mode
40 struct atmel_hlcdc_crtc_state
{
41 struct drm_crtc_state base
;
42 unsigned int output_mode
;
45 static inline struct atmel_hlcdc_crtc_state
*
46 drm_crtc_state_to_atmel_hlcdc_crtc_state(struct drm_crtc_state
*state
)
48 return container_of(state
, struct atmel_hlcdc_crtc_state
, base
);
52 * Atmel HLCDC CRTC structure
54 * @base: base DRM CRTC structure
55 * @hlcdc: pointer to the atmel_hlcdc structure provided by the MFD device
56 * @event: pointer to the current page flip event
57 * @id: CRTC id (returned by drm_crtc_index)
58 * @enabled: CRTC state
60 struct atmel_hlcdc_crtc
{
62 struct atmel_hlcdc_dc
*dc
;
63 struct drm_pending_vblank_event
*event
;
68 static inline struct atmel_hlcdc_crtc
*
69 drm_crtc_to_atmel_hlcdc_crtc(struct drm_crtc
*crtc
)
71 return container_of(crtc
, struct atmel_hlcdc_crtc
, base
);
74 static void atmel_hlcdc_crtc_mode_set_nofb(struct drm_crtc
*c
)
76 struct atmel_hlcdc_crtc
*crtc
= drm_crtc_to_atmel_hlcdc_crtc(c
);
77 struct regmap
*regmap
= crtc
->dc
->hlcdc
->regmap
;
78 struct drm_display_mode
*adj
= &c
->state
->adjusted_mode
;
79 struct atmel_hlcdc_crtc_state
*state
;
80 unsigned long mode_rate
;
86 vm
.vfront_porch
= adj
->crtc_vsync_start
- adj
->crtc_vdisplay
;
87 vm
.vback_porch
= adj
->crtc_vtotal
- adj
->crtc_vsync_end
;
88 vm
.vsync_len
= adj
->crtc_vsync_end
- adj
->crtc_vsync_start
;
89 vm
.hfront_porch
= adj
->crtc_hsync_start
- adj
->crtc_hdisplay
;
90 vm
.hback_porch
= adj
->crtc_htotal
- adj
->crtc_hsync_end
;
91 vm
.hsync_len
= adj
->crtc_hsync_end
- adj
->crtc_hsync_start
;
93 regmap_write(regmap
, ATMEL_HLCDC_CFG(1),
94 (vm
.hsync_len
- 1) | ((vm
.vsync_len
- 1) << 16));
96 regmap_write(regmap
, ATMEL_HLCDC_CFG(2),
97 (vm
.vfront_porch
- 1) | (vm
.vback_porch
<< 16));
99 regmap_write(regmap
, ATMEL_HLCDC_CFG(3),
100 (vm
.hfront_porch
- 1) | ((vm
.hback_porch
- 1) << 16));
102 regmap_write(regmap
, ATMEL_HLCDC_CFG(4),
103 (adj
->crtc_hdisplay
- 1) |
104 ((adj
->crtc_vdisplay
- 1) << 16));
108 prate
= clk_get_rate(crtc
->dc
->hlcdc
->sys_clk
);
109 mode_rate
= adj
->crtc_clock
* 1000;
110 if ((prate
/ 2) < mode_rate
) {
112 cfg
|= ATMEL_HLCDC_CLKSEL
;
115 div
= DIV_ROUND_UP(prate
, mode_rate
);
119 cfg
|= ATMEL_HLCDC_CLKDIV(div
);
121 regmap_update_bits(regmap
, ATMEL_HLCDC_CFG(0),
122 ATMEL_HLCDC_CLKSEL
| ATMEL_HLCDC_CLKDIV_MASK
|
123 ATMEL_HLCDC_CLKPOL
, cfg
);
127 if (adj
->flags
& DRM_MODE_FLAG_NVSYNC
)
128 cfg
|= ATMEL_HLCDC_VSPOL
;
130 if (adj
->flags
& DRM_MODE_FLAG_NHSYNC
)
131 cfg
|= ATMEL_HLCDC_HSPOL
;
133 state
= drm_crtc_state_to_atmel_hlcdc_crtc_state(c
->state
);
134 cfg
|= state
->output_mode
<< 8;
136 regmap_update_bits(regmap
, ATMEL_HLCDC_CFG(5),
137 ATMEL_HLCDC_HSPOL
| ATMEL_HLCDC_VSPOL
|
138 ATMEL_HLCDC_VSPDLYS
| ATMEL_HLCDC_VSPDLYE
|
139 ATMEL_HLCDC_DISPPOL
| ATMEL_HLCDC_DISPDLY
|
140 ATMEL_HLCDC_VSPSU
| ATMEL_HLCDC_VSPHO
|
141 ATMEL_HLCDC_GUARDTIME_MASK
| ATMEL_HLCDC_MODE_MASK
,
145 static bool atmel_hlcdc_crtc_mode_fixup(struct drm_crtc
*c
,
146 const struct drm_display_mode
*mode
,
147 struct drm_display_mode
*adjusted_mode
)
149 struct atmel_hlcdc_crtc
*crtc
= drm_crtc_to_atmel_hlcdc_crtc(c
);
151 return atmel_hlcdc_dc_mode_valid(crtc
->dc
, adjusted_mode
) == MODE_OK
;
154 static void atmel_hlcdc_crtc_disable(struct drm_crtc
*c
)
156 struct drm_device
*dev
= c
->dev
;
157 struct atmel_hlcdc_crtc
*crtc
= drm_crtc_to_atmel_hlcdc_crtc(c
);
158 struct regmap
*regmap
= crtc
->dc
->hlcdc
->regmap
;
164 drm_crtc_vblank_off(c
);
166 pm_runtime_get_sync(dev
->dev
);
168 regmap_write(regmap
, ATMEL_HLCDC_DIS
, ATMEL_HLCDC_DISP
);
169 while (!regmap_read(regmap
, ATMEL_HLCDC_SR
, &status
) &&
170 (status
& ATMEL_HLCDC_DISP
))
173 regmap_write(regmap
, ATMEL_HLCDC_DIS
, ATMEL_HLCDC_SYNC
);
174 while (!regmap_read(regmap
, ATMEL_HLCDC_SR
, &status
) &&
175 (status
& ATMEL_HLCDC_SYNC
))
178 regmap_write(regmap
, ATMEL_HLCDC_DIS
, ATMEL_HLCDC_PIXEL_CLK
);
179 while (!regmap_read(regmap
, ATMEL_HLCDC_SR
, &status
) &&
180 (status
& ATMEL_HLCDC_PIXEL_CLK
))
183 clk_disable_unprepare(crtc
->dc
->hlcdc
->sys_clk
);
184 pinctrl_pm_select_sleep_state(dev
->dev
);
186 pm_runtime_allow(dev
->dev
);
188 pm_runtime_put_sync(dev
->dev
);
190 crtc
->enabled
= false;
193 static void atmel_hlcdc_crtc_enable(struct drm_crtc
*c
)
195 struct drm_device
*dev
= c
->dev
;
196 struct atmel_hlcdc_crtc
*crtc
= drm_crtc_to_atmel_hlcdc_crtc(c
);
197 struct regmap
*regmap
= crtc
->dc
->hlcdc
->regmap
;
203 pm_runtime_get_sync(dev
->dev
);
205 pm_runtime_forbid(dev
->dev
);
207 pinctrl_pm_select_default_state(dev
->dev
);
208 clk_prepare_enable(crtc
->dc
->hlcdc
->sys_clk
);
210 regmap_write(regmap
, ATMEL_HLCDC_EN
, ATMEL_HLCDC_PIXEL_CLK
);
211 while (!regmap_read(regmap
, ATMEL_HLCDC_SR
, &status
) &&
212 !(status
& ATMEL_HLCDC_PIXEL_CLK
))
216 regmap_write(regmap
, ATMEL_HLCDC_EN
, ATMEL_HLCDC_SYNC
);
217 while (!regmap_read(regmap
, ATMEL_HLCDC_SR
, &status
) &&
218 !(status
& ATMEL_HLCDC_SYNC
))
221 regmap_write(regmap
, ATMEL_HLCDC_EN
, ATMEL_HLCDC_DISP
);
222 while (!regmap_read(regmap
, ATMEL_HLCDC_SR
, &status
) &&
223 !(status
& ATMEL_HLCDC_DISP
))
226 pm_runtime_put_sync(dev
->dev
);
228 drm_crtc_vblank_on(c
);
230 crtc
->enabled
= true;
233 void atmel_hlcdc_crtc_suspend(struct drm_crtc
*c
)
235 struct atmel_hlcdc_crtc
*crtc
= drm_crtc_to_atmel_hlcdc_crtc(c
);
238 atmel_hlcdc_crtc_disable(c
);
239 /* save enable state for resume */
240 crtc
->enabled
= true;
244 void atmel_hlcdc_crtc_resume(struct drm_crtc
*c
)
246 struct atmel_hlcdc_crtc
*crtc
= drm_crtc_to_atmel_hlcdc_crtc(c
);
249 crtc
->enabled
= false;
250 atmel_hlcdc_crtc_enable(c
);
254 #define ATMEL_HLCDC_RGB444_OUTPUT BIT(0)
255 #define ATMEL_HLCDC_RGB565_OUTPUT BIT(1)
256 #define ATMEL_HLCDC_RGB666_OUTPUT BIT(2)
257 #define ATMEL_HLCDC_RGB888_OUTPUT BIT(3)
258 #define ATMEL_HLCDC_OUTPUT_MODE_MASK GENMASK(3, 0)
260 static int atmel_hlcdc_crtc_select_output_mode(struct drm_crtc_state
*state
)
262 unsigned int output_fmts
= ATMEL_HLCDC_OUTPUT_MODE_MASK
;
263 struct atmel_hlcdc_crtc_state
*hstate
;
264 struct drm_connector_state
*cstate
;
265 struct drm_connector
*connector
;
266 struct atmel_hlcdc_crtc
*crtc
;
269 crtc
= drm_crtc_to_atmel_hlcdc_crtc(state
->crtc
);
271 for_each_connector_in_state(state
->state
, connector
, cstate
, i
) {
272 struct drm_display_info
*info
= &connector
->display_info
;
273 unsigned int supported_fmts
= 0;
279 for (j
= 0; j
< info
->num_bus_formats
; j
++) {
280 switch (info
->bus_formats
[j
]) {
281 case MEDIA_BUS_FMT_RGB444_1X12
:
282 supported_fmts
|= ATMEL_HLCDC_RGB444_OUTPUT
;
284 case MEDIA_BUS_FMT_RGB565_1X16
:
285 supported_fmts
|= ATMEL_HLCDC_RGB565_OUTPUT
;
287 case MEDIA_BUS_FMT_RGB666_1X18
:
288 supported_fmts
|= ATMEL_HLCDC_RGB666_OUTPUT
;
290 case MEDIA_BUS_FMT_RGB888_1X24
:
291 supported_fmts
|= ATMEL_HLCDC_RGB888_OUTPUT
;
298 if (crtc
->dc
->desc
->conflicting_output_formats
)
299 output_fmts
&= supported_fmts
;
301 output_fmts
|= supported_fmts
;
307 hstate
= drm_crtc_state_to_atmel_hlcdc_crtc_state(state
);
308 hstate
->output_mode
= fls(output_fmts
) - 1;
313 static int atmel_hlcdc_crtc_atomic_check(struct drm_crtc
*c
,
314 struct drm_crtc_state
*s
)
318 ret
= atmel_hlcdc_crtc_select_output_mode(s
);
322 ret
= atmel_hlcdc_plane_prepare_disc_area(s
);
326 return atmel_hlcdc_plane_prepare_ahb_routing(s
);
329 static void atmel_hlcdc_crtc_atomic_begin(struct drm_crtc
*c
,
330 struct drm_crtc_state
*old_s
)
332 struct atmel_hlcdc_crtc
*crtc
= drm_crtc_to_atmel_hlcdc_crtc(c
);
334 if (c
->state
->event
) {
335 c
->state
->event
->pipe
= drm_crtc_index(c
);
337 WARN_ON(drm_crtc_vblank_get(c
) != 0);
339 crtc
->event
= c
->state
->event
;
340 c
->state
->event
= NULL
;
344 static void atmel_hlcdc_crtc_atomic_flush(struct drm_crtc
*crtc
,
345 struct drm_crtc_state
*old_s
)
347 /* TODO: write common plane control register if available */
350 static const struct drm_crtc_helper_funcs lcdc_crtc_helper_funcs
= {
351 .mode_fixup
= atmel_hlcdc_crtc_mode_fixup
,
352 .mode_set
= drm_helper_crtc_mode_set
,
353 .mode_set_nofb
= atmel_hlcdc_crtc_mode_set_nofb
,
354 .mode_set_base
= drm_helper_crtc_mode_set_base
,
355 .disable
= atmel_hlcdc_crtc_disable
,
356 .enable
= atmel_hlcdc_crtc_enable
,
357 .atomic_check
= atmel_hlcdc_crtc_atomic_check
,
358 .atomic_begin
= atmel_hlcdc_crtc_atomic_begin
,
359 .atomic_flush
= atmel_hlcdc_crtc_atomic_flush
,
362 static void atmel_hlcdc_crtc_destroy(struct drm_crtc
*c
)
364 struct atmel_hlcdc_crtc
*crtc
= drm_crtc_to_atmel_hlcdc_crtc(c
);
370 static void atmel_hlcdc_crtc_finish_page_flip(struct atmel_hlcdc_crtc
*crtc
)
372 struct drm_device
*dev
= crtc
->base
.dev
;
375 spin_lock_irqsave(&dev
->event_lock
, flags
);
377 drm_crtc_send_vblank_event(&crtc
->base
, crtc
->event
);
378 drm_crtc_vblank_put(&crtc
->base
);
381 spin_unlock_irqrestore(&dev
->event_lock
, flags
);
384 void atmel_hlcdc_crtc_irq(struct drm_crtc
*c
)
386 drm_crtc_handle_vblank(c
);
387 atmel_hlcdc_crtc_finish_page_flip(drm_crtc_to_atmel_hlcdc_crtc(c
));
390 static void atmel_hlcdc_crtc_reset(struct drm_crtc
*crtc
)
392 struct atmel_hlcdc_crtc_state
*state
;
395 __drm_atomic_helper_crtc_destroy_state(crtc
->state
);
396 state
= drm_crtc_state_to_atmel_hlcdc_crtc_state(crtc
->state
);
401 state
= kzalloc(sizeof(*state
), GFP_KERNEL
);
403 crtc
->state
= &state
->base
;
404 crtc
->state
->crtc
= crtc
;
408 static struct drm_crtc_state
*
409 atmel_hlcdc_crtc_duplicate_state(struct drm_crtc
*crtc
)
411 struct atmel_hlcdc_crtc_state
*state
, *cur
;
413 if (WARN_ON(!crtc
->state
))
416 state
= kmalloc(sizeof(*state
), GFP_KERNEL
);
419 __drm_atomic_helper_crtc_duplicate_state(crtc
, &state
->base
);
421 cur
= drm_crtc_state_to_atmel_hlcdc_crtc_state(crtc
->state
);
422 state
->output_mode
= cur
->output_mode
;
427 static void atmel_hlcdc_crtc_destroy_state(struct drm_crtc
*crtc
,
428 struct drm_crtc_state
*s
)
430 struct atmel_hlcdc_crtc_state
*state
;
432 state
= drm_crtc_state_to_atmel_hlcdc_crtc_state(s
);
433 __drm_atomic_helper_crtc_destroy_state(s
);
437 static const struct drm_crtc_funcs atmel_hlcdc_crtc_funcs
= {
438 .page_flip
= drm_atomic_helper_page_flip
,
439 .set_config
= drm_atomic_helper_set_config
,
440 .destroy
= atmel_hlcdc_crtc_destroy
,
441 .reset
= atmel_hlcdc_crtc_reset
,
442 .atomic_duplicate_state
= atmel_hlcdc_crtc_duplicate_state
,
443 .atomic_destroy_state
= atmel_hlcdc_crtc_destroy_state
,
446 int atmel_hlcdc_crtc_create(struct drm_device
*dev
)
448 struct atmel_hlcdc_dc
*dc
= dev
->dev_private
;
449 struct atmel_hlcdc_planes
*planes
= dc
->planes
;
450 struct atmel_hlcdc_crtc
*crtc
;
454 crtc
= kzalloc(sizeof(*crtc
), GFP_KERNEL
);
460 ret
= drm_crtc_init_with_planes(dev
, &crtc
->base
,
461 &planes
->primary
->base
,
462 planes
->cursor
? &planes
->cursor
->base
: NULL
,
463 &atmel_hlcdc_crtc_funcs
, NULL
);
467 crtc
->id
= drm_crtc_index(&crtc
->base
);
470 planes
->cursor
->base
.possible_crtcs
= 1 << crtc
->id
;
472 for (i
= 0; i
< planes
->noverlays
; i
++)
473 planes
->overlays
[i
]->base
.possible_crtcs
= 1 << crtc
->id
;
475 drm_crtc_helper_add(&crtc
->base
, &lcdc_crtc_helper_funcs
);
476 drm_crtc_vblank_reset(&crtc
->base
);
478 dc
->crtc
= &crtc
->base
;
483 atmel_hlcdc_crtc_destroy(&crtc
->base
);