2 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
8 * Interrupt architecture for the GIC:
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
15 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
23 #include <linux/init.h>
24 #include <linux/kernel.h>
25 #include <linux/err.h>
26 #include <linux/module.h>
27 #include <linux/list.h>
28 #include <linux/smp.h>
29 #include <linux/cpu.h>
30 #include <linux/cpu_pm.h>
31 #include <linux/cpumask.h>
34 #include <linux/of_address.h>
35 #include <linux/of_irq.h>
36 #include <linux/acpi.h>
37 #include <linux/irqdomain.h>
38 #include <linux/interrupt.h>
39 #include <linux/percpu.h>
40 #include <linux/slab.h>
41 #include <linux/irqchip.h>
42 #include <linux/irqchip/chained_irq.h>
43 #include <linux/irqchip/arm-gic.h>
45 #include <asm/cputype.h>
47 #include <asm/exception.h>
48 #include <asm/smp_plat.h>
51 #include "irq-gic-common.h"
54 #include <asm/cpufeature.h>
56 static void gic_check_cpu_features(void)
58 WARN_TAINT_ONCE(this_cpu_has_cap(ARM64_HAS_SYSREG_GIC_CPUIF
),
59 TAINT_CPU_OUT_OF_SPEC
,
60 "GICv3 system registers enabled, broken firmware!\n");
63 #define gic_check_cpu_features() do { } while(0)
67 void __iomem
*common_base
;
68 void __percpu
* __iomem
*percpu_base
;
71 struct gic_chip_data
{
73 union gic_base dist_base
;
74 union gic_base cpu_base
;
75 void __iomem
*raw_dist_base
;
76 void __iomem
*raw_cpu_base
;
78 #if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM)
79 u32 saved_spi_enable
[DIV_ROUND_UP(1020, 32)];
80 u32 saved_spi_active
[DIV_ROUND_UP(1020, 32)];
81 u32 saved_spi_conf
[DIV_ROUND_UP(1020, 16)];
82 u32 saved_spi_target
[DIV_ROUND_UP(1020, 4)];
83 u32 __percpu
*saved_ppi_enable
;
84 u32 __percpu
*saved_ppi_active
;
85 u32 __percpu
*saved_ppi_conf
;
87 struct irq_domain
*domain
;
88 unsigned int gic_irqs
;
89 #ifdef CONFIG_GIC_NON_BANKED
90 void __iomem
*(*get_base
)(union gic_base
*);
94 static DEFINE_RAW_SPINLOCK(irq_controller_lock
);
97 * The GIC mapping of CPU interfaces does not necessarily match
98 * the logical CPU numbering. Let's use a mapping as returned
101 #define NR_GIC_CPU_IF 8
102 static u8 gic_cpu_map
[NR_GIC_CPU_IF
] __read_mostly
;
104 static struct static_key supports_deactivate
= STATIC_KEY_INIT_TRUE
;
106 static struct gic_chip_data gic_data
[CONFIG_ARM_GIC_MAX_NR
] __read_mostly
;
108 static struct gic_kvm_info gic_v2_kvm_info
;
110 #ifdef CONFIG_GIC_NON_BANKED
111 static void __iomem
*gic_get_percpu_base(union gic_base
*base
)
113 return raw_cpu_read(*base
->percpu_base
);
116 static void __iomem
*gic_get_common_base(union gic_base
*base
)
118 return base
->common_base
;
121 static inline void __iomem
*gic_data_dist_base(struct gic_chip_data
*data
)
123 return data
->get_base(&data
->dist_base
);
126 static inline void __iomem
*gic_data_cpu_base(struct gic_chip_data
*data
)
128 return data
->get_base(&data
->cpu_base
);
131 static inline void gic_set_base_accessor(struct gic_chip_data
*data
,
132 void __iomem
*(*f
)(union gic_base
*))
137 #define gic_data_dist_base(d) ((d)->dist_base.common_base)
138 #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
139 #define gic_set_base_accessor(d, f)
142 static inline void __iomem
*gic_dist_base(struct irq_data
*d
)
144 struct gic_chip_data
*gic_data
= irq_data_get_irq_chip_data(d
);
145 return gic_data_dist_base(gic_data
);
148 static inline void __iomem
*gic_cpu_base(struct irq_data
*d
)
150 struct gic_chip_data
*gic_data
= irq_data_get_irq_chip_data(d
);
151 return gic_data_cpu_base(gic_data
);
154 static inline unsigned int gic_irq(struct irq_data
*d
)
159 static inline bool cascading_gic_irq(struct irq_data
*d
)
161 void *data
= irq_data_get_irq_handler_data(d
);
164 * If handler_data is set, this is a cascading interrupt, and
165 * it cannot possibly be forwarded.
171 * Routines to acknowledge, disable and enable interrupts
173 static void gic_poke_irq(struct irq_data
*d
, u32 offset
)
175 u32 mask
= 1 << (gic_irq(d
) % 32);
176 writel_relaxed(mask
, gic_dist_base(d
) + offset
+ (gic_irq(d
) / 32) * 4);
179 static int gic_peek_irq(struct irq_data
*d
, u32 offset
)
181 u32 mask
= 1 << (gic_irq(d
) % 32);
182 return !!(readl_relaxed(gic_dist_base(d
) + offset
+ (gic_irq(d
) / 32) * 4) & mask
);
185 static void gic_mask_irq(struct irq_data
*d
)
187 gic_poke_irq(d
, GIC_DIST_ENABLE_CLEAR
);
190 static void gic_eoimode1_mask_irq(struct irq_data
*d
)
194 * When masking a forwarded interrupt, make sure it is
195 * deactivated as well.
197 * This ensures that an interrupt that is getting
198 * disabled/masked will not get "stuck", because there is
199 * noone to deactivate it (guest is being terminated).
201 if (irqd_is_forwarded_to_vcpu(d
))
202 gic_poke_irq(d
, GIC_DIST_ACTIVE_CLEAR
);
205 static void gic_unmask_irq(struct irq_data
*d
)
207 gic_poke_irq(d
, GIC_DIST_ENABLE_SET
);
210 static void gic_eoi_irq(struct irq_data
*d
)
212 writel_relaxed(gic_irq(d
), gic_cpu_base(d
) + GIC_CPU_EOI
);
215 static void gic_eoimode1_eoi_irq(struct irq_data
*d
)
217 /* Do not deactivate an IRQ forwarded to a vcpu. */
218 if (irqd_is_forwarded_to_vcpu(d
))
221 writel_relaxed(gic_irq(d
), gic_cpu_base(d
) + GIC_CPU_DEACTIVATE
);
224 static int gic_irq_set_irqchip_state(struct irq_data
*d
,
225 enum irqchip_irq_state which
, bool val
)
230 case IRQCHIP_STATE_PENDING
:
231 reg
= val
? GIC_DIST_PENDING_SET
: GIC_DIST_PENDING_CLEAR
;
234 case IRQCHIP_STATE_ACTIVE
:
235 reg
= val
? GIC_DIST_ACTIVE_SET
: GIC_DIST_ACTIVE_CLEAR
;
238 case IRQCHIP_STATE_MASKED
:
239 reg
= val
? GIC_DIST_ENABLE_CLEAR
: GIC_DIST_ENABLE_SET
;
246 gic_poke_irq(d
, reg
);
250 static int gic_irq_get_irqchip_state(struct irq_data
*d
,
251 enum irqchip_irq_state which
, bool *val
)
254 case IRQCHIP_STATE_PENDING
:
255 *val
= gic_peek_irq(d
, GIC_DIST_PENDING_SET
);
258 case IRQCHIP_STATE_ACTIVE
:
259 *val
= gic_peek_irq(d
, GIC_DIST_ACTIVE_SET
);
262 case IRQCHIP_STATE_MASKED
:
263 *val
= !gic_peek_irq(d
, GIC_DIST_ENABLE_SET
);
273 static int gic_set_type(struct irq_data
*d
, unsigned int type
)
275 void __iomem
*base
= gic_dist_base(d
);
276 unsigned int gicirq
= gic_irq(d
);
278 /* Interrupt configuration for SGIs can't be changed */
282 /* SPIs have restrictions on the supported types */
283 if (gicirq
>= 32 && type
!= IRQ_TYPE_LEVEL_HIGH
&&
284 type
!= IRQ_TYPE_EDGE_RISING
)
287 return gic_configure_irq(gicirq
, type
, base
, NULL
);
290 static int gic_irq_set_vcpu_affinity(struct irq_data
*d
, void *vcpu
)
292 /* Only interrupts on the primary GIC can be forwarded to a vcpu. */
293 if (cascading_gic_irq(d
))
297 irqd_set_forwarded_to_vcpu(d
);
299 irqd_clr_forwarded_to_vcpu(d
);
304 static int gic_set_affinity(struct irq_data
*d
, const struct cpumask
*mask_val
,
307 void __iomem
*reg
= gic_dist_base(d
) + GIC_DIST_TARGET
+ (gic_irq(d
) & ~3);
308 unsigned int cpu
, shift
= (gic_irq(d
) % 4) * 8;
313 cpu
= cpumask_any_and(mask_val
, cpu_online_mask
);
315 cpu
= cpumask_first(mask_val
);
317 if (cpu
>= NR_GIC_CPU_IF
|| cpu
>= nr_cpu_ids
)
320 raw_spin_lock_irqsave(&irq_controller_lock
, flags
);
321 mask
= 0xff << shift
;
322 bit
= gic_cpu_map
[cpu
] << shift
;
323 val
= readl_relaxed(reg
) & ~mask
;
324 writel_relaxed(val
| bit
, reg
);
325 raw_spin_unlock_irqrestore(&irq_controller_lock
, flags
);
327 return IRQ_SET_MASK_OK_DONE
;
331 static void __exception_irq_entry
gic_handle_irq(struct pt_regs
*regs
)
334 struct gic_chip_data
*gic
= &gic_data
[0];
335 void __iomem
*cpu_base
= gic_data_cpu_base(gic
);
338 irqstat
= readl_relaxed(cpu_base
+ GIC_CPU_INTACK
);
339 irqnr
= irqstat
& GICC_IAR_INT_ID_MASK
;
341 if (likely(irqnr
> 15 && irqnr
< 1020)) {
342 if (static_key_true(&supports_deactivate
))
343 writel_relaxed(irqstat
, cpu_base
+ GIC_CPU_EOI
);
344 handle_domain_irq(gic
->domain
, irqnr
, regs
);
348 writel_relaxed(irqstat
, cpu_base
+ GIC_CPU_EOI
);
349 if (static_key_true(&supports_deactivate
))
350 writel_relaxed(irqstat
, cpu_base
+ GIC_CPU_DEACTIVATE
);
353 * Ensure any shared data written by the CPU sending
354 * the IPI is read after we've read the ACK register
357 * Pairs with the write barrier in gic_raise_softirq
360 handle_IPI(irqnr
, regs
);
368 static void gic_handle_cascade_irq(struct irq_desc
*desc
)
370 struct gic_chip_data
*chip_data
= irq_desc_get_handler_data(desc
);
371 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
372 unsigned int cascade_irq
, gic_irq
;
373 unsigned long status
;
375 chained_irq_enter(chip
, desc
);
377 raw_spin_lock(&irq_controller_lock
);
378 status
= readl_relaxed(gic_data_cpu_base(chip_data
) + GIC_CPU_INTACK
);
379 raw_spin_unlock(&irq_controller_lock
);
381 gic_irq
= (status
& GICC_IAR_INT_ID_MASK
);
382 if (gic_irq
== GICC_INT_SPURIOUS
)
385 cascade_irq
= irq_find_mapping(chip_data
->domain
, gic_irq
);
386 if (unlikely(gic_irq
< 32 || gic_irq
> 1020))
387 handle_bad_irq(desc
);
389 generic_handle_irq(cascade_irq
);
392 chained_irq_exit(chip
, desc
);
395 static struct irq_chip gic_chip
= {
396 .irq_mask
= gic_mask_irq
,
397 .irq_unmask
= gic_unmask_irq
,
398 .irq_eoi
= gic_eoi_irq
,
399 .irq_set_type
= gic_set_type
,
400 .irq_get_irqchip_state
= gic_irq_get_irqchip_state
,
401 .irq_set_irqchip_state
= gic_irq_set_irqchip_state
,
402 .flags
= IRQCHIP_SET_TYPE_MASKED
|
403 IRQCHIP_SKIP_SET_WAKE
|
404 IRQCHIP_MASK_ON_SUSPEND
,
407 void __init
gic_cascade_irq(unsigned int gic_nr
, unsigned int irq
)
409 BUG_ON(gic_nr
>= CONFIG_ARM_GIC_MAX_NR
);
410 irq_set_chained_handler_and_data(irq
, gic_handle_cascade_irq
,
414 static u8
gic_get_cpumask(struct gic_chip_data
*gic
)
416 void __iomem
*base
= gic_data_dist_base(gic
);
419 for (i
= mask
= 0; i
< 32; i
+= 4) {
420 mask
= readl_relaxed(base
+ GIC_DIST_TARGET
+ i
);
427 if (!mask
&& num_possible_cpus() > 1)
428 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
433 static void gic_cpu_if_up(struct gic_chip_data
*gic
)
435 void __iomem
*cpu_base
= gic_data_cpu_base(gic
);
439 if (gic
== &gic_data
[0] && static_key_true(&supports_deactivate
))
440 mode
= GIC_CPU_CTRL_EOImodeNS
;
443 * Preserve bypass disable bits to be written back later
445 bypass
= readl(cpu_base
+ GIC_CPU_CTRL
);
446 bypass
&= GICC_DIS_BYPASS_MASK
;
448 writel_relaxed(bypass
| mode
| GICC_ENABLE
, cpu_base
+ GIC_CPU_CTRL
);
452 static void gic_dist_init(struct gic_chip_data
*gic
)
456 unsigned int gic_irqs
= gic
->gic_irqs
;
457 void __iomem
*base
= gic_data_dist_base(gic
);
459 writel_relaxed(GICD_DISABLE
, base
+ GIC_DIST_CTRL
);
462 * Set all global interrupts to this CPU only.
464 cpumask
= gic_get_cpumask(gic
);
465 cpumask
|= cpumask
<< 8;
466 cpumask
|= cpumask
<< 16;
467 for (i
= 32; i
< gic_irqs
; i
+= 4)
468 writel_relaxed(cpumask
, base
+ GIC_DIST_TARGET
+ i
* 4 / 4);
470 gic_dist_config(base
, gic_irqs
, NULL
);
472 writel_relaxed(GICD_ENABLE
, base
+ GIC_DIST_CTRL
);
475 static int gic_cpu_init(struct gic_chip_data
*gic
)
477 void __iomem
*dist_base
= gic_data_dist_base(gic
);
478 void __iomem
*base
= gic_data_cpu_base(gic
);
479 unsigned int cpu_mask
, cpu
= smp_processor_id();
483 * Setting up the CPU map is only relevant for the primary GIC
484 * because any nested/secondary GICs do not directly interface
487 if (gic
== &gic_data
[0]) {
489 * Get what the GIC says our CPU mask is.
491 if (WARN_ON(cpu
>= NR_GIC_CPU_IF
))
494 gic_check_cpu_features();
495 cpu_mask
= gic_get_cpumask(gic
);
496 gic_cpu_map
[cpu
] = cpu_mask
;
499 * Clear our mask from the other map entries in case they're
502 for (i
= 0; i
< NR_GIC_CPU_IF
; i
++)
504 gic_cpu_map
[i
] &= ~cpu_mask
;
507 gic_cpu_config(dist_base
, NULL
);
509 writel_relaxed(GICC_INT_PRI_THRESHOLD
, base
+ GIC_CPU_PRIMASK
);
515 int gic_cpu_if_down(unsigned int gic_nr
)
517 void __iomem
*cpu_base
;
520 if (gic_nr
>= CONFIG_ARM_GIC_MAX_NR
)
523 cpu_base
= gic_data_cpu_base(&gic_data
[gic_nr
]);
524 val
= readl(cpu_base
+ GIC_CPU_CTRL
);
526 writel_relaxed(val
, cpu_base
+ GIC_CPU_CTRL
);
531 #if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM)
533 * Saves the GIC distributor registers during suspend or idle. Must be called
534 * with interrupts disabled but before powering down the GIC. After calling
535 * this function, no interrupts will be delivered by the GIC, and another
536 * platform-specific wakeup source must be enabled.
538 void gic_dist_save(struct gic_chip_data
*gic
)
540 unsigned int gic_irqs
;
541 void __iomem
*dist_base
;
547 gic_irqs
= gic
->gic_irqs
;
548 dist_base
= gic_data_dist_base(gic
);
553 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 16); i
++)
554 gic
->saved_spi_conf
[i
] =
555 readl_relaxed(dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
557 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
558 gic
->saved_spi_target
[i
] =
559 readl_relaxed(dist_base
+ GIC_DIST_TARGET
+ i
* 4);
561 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++)
562 gic
->saved_spi_enable
[i
] =
563 readl_relaxed(dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
565 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++)
566 gic
->saved_spi_active
[i
] =
567 readl_relaxed(dist_base
+ GIC_DIST_ACTIVE_SET
+ i
* 4);
571 * Restores the GIC distributor registers during resume or when coming out of
572 * idle. Must be called before enabling interrupts. If a level interrupt
573 * that occured while the GIC was suspended is still present, it will be
574 * handled normally, but any edge interrupts that occured will not be seen by
575 * the GIC and need to be handled by the platform-specific wakeup source.
577 void gic_dist_restore(struct gic_chip_data
*gic
)
579 unsigned int gic_irqs
;
581 void __iomem
*dist_base
;
586 gic_irqs
= gic
->gic_irqs
;
587 dist_base
= gic_data_dist_base(gic
);
592 writel_relaxed(GICD_DISABLE
, dist_base
+ GIC_DIST_CTRL
);
594 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 16); i
++)
595 writel_relaxed(gic
->saved_spi_conf
[i
],
596 dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
598 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
599 writel_relaxed(GICD_INT_DEF_PRI_X4
,
600 dist_base
+ GIC_DIST_PRI
+ i
* 4);
602 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
603 writel_relaxed(gic
->saved_spi_target
[i
],
604 dist_base
+ GIC_DIST_TARGET
+ i
* 4);
606 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++) {
607 writel_relaxed(GICD_INT_EN_CLR_X32
,
608 dist_base
+ GIC_DIST_ENABLE_CLEAR
+ i
* 4);
609 writel_relaxed(gic
->saved_spi_enable
[i
],
610 dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
613 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++) {
614 writel_relaxed(GICD_INT_EN_CLR_X32
,
615 dist_base
+ GIC_DIST_ACTIVE_CLEAR
+ i
* 4);
616 writel_relaxed(gic
->saved_spi_active
[i
],
617 dist_base
+ GIC_DIST_ACTIVE_SET
+ i
* 4);
620 writel_relaxed(GICD_ENABLE
, dist_base
+ GIC_DIST_CTRL
);
623 void gic_cpu_save(struct gic_chip_data
*gic
)
627 void __iomem
*dist_base
;
628 void __iomem
*cpu_base
;
633 dist_base
= gic_data_dist_base(gic
);
634 cpu_base
= gic_data_cpu_base(gic
);
636 if (!dist_base
|| !cpu_base
)
639 ptr
= raw_cpu_ptr(gic
->saved_ppi_enable
);
640 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++)
641 ptr
[i
] = readl_relaxed(dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
643 ptr
= raw_cpu_ptr(gic
->saved_ppi_active
);
644 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++)
645 ptr
[i
] = readl_relaxed(dist_base
+ GIC_DIST_ACTIVE_SET
+ i
* 4);
647 ptr
= raw_cpu_ptr(gic
->saved_ppi_conf
);
648 for (i
= 0; i
< DIV_ROUND_UP(32, 16); i
++)
649 ptr
[i
] = readl_relaxed(dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
653 void gic_cpu_restore(struct gic_chip_data
*gic
)
657 void __iomem
*dist_base
;
658 void __iomem
*cpu_base
;
663 dist_base
= gic_data_dist_base(gic
);
664 cpu_base
= gic_data_cpu_base(gic
);
666 if (!dist_base
|| !cpu_base
)
669 ptr
= raw_cpu_ptr(gic
->saved_ppi_enable
);
670 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++) {
671 writel_relaxed(GICD_INT_EN_CLR_X32
,
672 dist_base
+ GIC_DIST_ENABLE_CLEAR
+ i
* 4);
673 writel_relaxed(ptr
[i
], dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
676 ptr
= raw_cpu_ptr(gic
->saved_ppi_active
);
677 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++) {
678 writel_relaxed(GICD_INT_EN_CLR_X32
,
679 dist_base
+ GIC_DIST_ACTIVE_CLEAR
+ i
* 4);
680 writel_relaxed(ptr
[i
], dist_base
+ GIC_DIST_ACTIVE_SET
+ i
* 4);
683 ptr
= raw_cpu_ptr(gic
->saved_ppi_conf
);
684 for (i
= 0; i
< DIV_ROUND_UP(32, 16); i
++)
685 writel_relaxed(ptr
[i
], dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
687 for (i
= 0; i
< DIV_ROUND_UP(32, 4); i
++)
688 writel_relaxed(GICD_INT_DEF_PRI_X4
,
689 dist_base
+ GIC_DIST_PRI
+ i
* 4);
691 writel_relaxed(GICC_INT_PRI_THRESHOLD
, cpu_base
+ GIC_CPU_PRIMASK
);
695 static int gic_notifier(struct notifier_block
*self
, unsigned long cmd
, void *v
)
699 for (i
= 0; i
< CONFIG_ARM_GIC_MAX_NR
; i
++) {
700 #ifdef CONFIG_GIC_NON_BANKED
701 /* Skip over unused GICs */
702 if (!gic_data
[i
].get_base
)
707 gic_cpu_save(&gic_data
[i
]);
709 case CPU_PM_ENTER_FAILED
:
711 gic_cpu_restore(&gic_data
[i
]);
713 case CPU_CLUSTER_PM_ENTER
:
714 gic_dist_save(&gic_data
[i
]);
716 case CPU_CLUSTER_PM_ENTER_FAILED
:
717 case CPU_CLUSTER_PM_EXIT
:
718 gic_dist_restore(&gic_data
[i
]);
726 static struct notifier_block gic_notifier_block
= {
727 .notifier_call
= gic_notifier
,
730 static int gic_pm_init(struct gic_chip_data
*gic
)
732 gic
->saved_ppi_enable
= __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
734 if (WARN_ON(!gic
->saved_ppi_enable
))
737 gic
->saved_ppi_active
= __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
739 if (WARN_ON(!gic
->saved_ppi_active
))
740 goto free_ppi_enable
;
742 gic
->saved_ppi_conf
= __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
744 if (WARN_ON(!gic
->saved_ppi_conf
))
745 goto free_ppi_active
;
747 if (gic
== &gic_data
[0])
748 cpu_pm_register_notifier(&gic_notifier_block
);
753 free_percpu(gic
->saved_ppi_active
);
755 free_percpu(gic
->saved_ppi_enable
);
760 static int gic_pm_init(struct gic_chip_data
*gic
)
767 static void gic_raise_softirq(const struct cpumask
*mask
, unsigned int irq
)
770 unsigned long flags
, map
= 0;
772 if (unlikely(nr_cpu_ids
== 1)) {
773 /* Only one CPU? let's do a self-IPI... */
774 writel_relaxed(2 << 24 | irq
,
775 gic_data_dist_base(&gic_data
[0]) + GIC_DIST_SOFTINT
);
779 raw_spin_lock_irqsave(&irq_controller_lock
, flags
);
781 /* Convert our logical CPU mask into a physical one. */
782 for_each_cpu(cpu
, mask
)
783 map
|= gic_cpu_map
[cpu
];
786 * Ensure that stores to Normal memory are visible to the
787 * other CPUs before they observe us issuing the IPI.
791 /* this always happens on GIC0 */
792 writel_relaxed(map
<< 16 | irq
, gic_data_dist_base(&gic_data
[0]) + GIC_DIST_SOFTINT
);
794 raw_spin_unlock_irqrestore(&irq_controller_lock
, flags
);
798 #ifdef CONFIG_BL_SWITCHER
800 * gic_send_sgi - send a SGI directly to given CPU interface number
802 * cpu_id: the ID for the destination CPU interface
803 * irq: the IPI number to send a SGI for
805 void gic_send_sgi(unsigned int cpu_id
, unsigned int irq
)
807 BUG_ON(cpu_id
>= NR_GIC_CPU_IF
);
808 cpu_id
= 1 << cpu_id
;
809 /* this always happens on GIC0 */
810 writel_relaxed((cpu_id
<< 16) | irq
, gic_data_dist_base(&gic_data
[0]) + GIC_DIST_SOFTINT
);
814 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
816 * @cpu: the logical CPU number to get the GIC ID for.
818 * Return the CPU interface ID for the given logical CPU number,
819 * or -1 if the CPU number is too large or the interface ID is
820 * unknown (more than one bit set).
822 int gic_get_cpu_id(unsigned int cpu
)
824 unsigned int cpu_bit
;
826 if (cpu
>= NR_GIC_CPU_IF
)
828 cpu_bit
= gic_cpu_map
[cpu
];
829 if (cpu_bit
& (cpu_bit
- 1))
831 return __ffs(cpu_bit
);
835 * gic_migrate_target - migrate IRQs to another CPU interface
837 * @new_cpu_id: the CPU target ID to migrate IRQs to
839 * Migrate all peripheral interrupts with a target matching the current CPU
840 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
841 * is also updated. Targets to other CPU interfaces are unchanged.
842 * This must be called with IRQs locally disabled.
844 void gic_migrate_target(unsigned int new_cpu_id
)
846 unsigned int cur_cpu_id
, gic_irqs
, gic_nr
= 0;
847 void __iomem
*dist_base
;
848 int i
, ror_val
, cpu
= smp_processor_id();
849 u32 val
, cur_target_mask
, active_mask
;
851 BUG_ON(gic_nr
>= CONFIG_ARM_GIC_MAX_NR
);
853 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
856 gic_irqs
= gic_data
[gic_nr
].gic_irqs
;
858 cur_cpu_id
= __ffs(gic_cpu_map
[cpu
]);
859 cur_target_mask
= 0x01010101 << cur_cpu_id
;
860 ror_val
= (cur_cpu_id
- new_cpu_id
) & 31;
862 raw_spin_lock(&irq_controller_lock
);
864 /* Update the target interface for this logical CPU */
865 gic_cpu_map
[cpu
] = 1 << new_cpu_id
;
868 * Find all the peripheral interrupts targetting the current
869 * CPU interface and migrate them to the new CPU interface.
870 * We skip DIST_TARGET 0 to 7 as they are read-only.
872 for (i
= 8; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++) {
873 val
= readl_relaxed(dist_base
+ GIC_DIST_TARGET
+ i
* 4);
874 active_mask
= val
& cur_target_mask
;
877 val
|= ror32(active_mask
, ror_val
);
878 writel_relaxed(val
, dist_base
+ GIC_DIST_TARGET
+ i
*4);
882 raw_spin_unlock(&irq_controller_lock
);
885 * Now let's migrate and clear any potential SGIs that might be
886 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
887 * is a banked register, we can only forward the SGI using
888 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
889 * doesn't use that information anyway.
891 * For the same reason we do not adjust SGI source information
892 * for previously sent SGIs by us to other CPUs either.
894 for (i
= 0; i
< 16; i
+= 4) {
896 val
= readl_relaxed(dist_base
+ GIC_DIST_SGI_PENDING_SET
+ i
);
899 writel_relaxed(val
, dist_base
+ GIC_DIST_SGI_PENDING_CLEAR
+ i
);
900 for (j
= i
; j
< i
+ 4; j
++) {
902 writel_relaxed((1 << (new_cpu_id
+ 16)) | j
,
903 dist_base
+ GIC_DIST_SOFTINT
);
910 * gic_get_sgir_physaddr - get the physical address for the SGI register
912 * REturn the physical address of the SGI register to be used
913 * by some early assembly code when the kernel is not yet available.
915 static unsigned long gic_dist_physaddr
;
917 unsigned long gic_get_sgir_physaddr(void)
919 if (!gic_dist_physaddr
)
921 return gic_dist_physaddr
+ GIC_DIST_SOFTINT
;
924 void __init
gic_init_physaddr(struct device_node
*node
)
927 if (of_address_to_resource(node
, 0, &res
) == 0) {
928 gic_dist_physaddr
= res
.start
;
929 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr
);
934 #define gic_init_physaddr(node) do { } while (0)
937 static int gic_irq_domain_map(struct irq_domain
*d
, unsigned int irq
,
940 struct gic_chip_data
*gic
= d
->host_data
;
943 irq_set_percpu_devid(irq
);
944 irq_domain_set_info(d
, irq
, hw
, &gic
->chip
, d
->host_data
,
945 handle_percpu_devid_irq
, NULL
, NULL
);
946 irq_set_status_flags(irq
, IRQ_NOAUTOEN
);
948 irq_domain_set_info(d
, irq
, hw
, &gic
->chip
, d
->host_data
,
949 handle_fasteoi_irq
, NULL
, NULL
);
955 static void gic_irq_domain_unmap(struct irq_domain
*d
, unsigned int irq
)
959 static int gic_irq_domain_translate(struct irq_domain
*d
,
960 struct irq_fwspec
*fwspec
,
961 unsigned long *hwirq
,
964 if (is_of_node(fwspec
->fwnode
)) {
965 if (fwspec
->param_count
< 3)
968 /* Get the interrupt number and add 16 to skip over SGIs */
969 *hwirq
= fwspec
->param
[1] + 16;
972 * For SPIs, we need to add 16 more to get the GIC irq
975 if (!fwspec
->param
[0])
978 *type
= fwspec
->param
[2] & IRQ_TYPE_SENSE_MASK
;
982 if (is_fwnode_irqchip(fwspec
->fwnode
)) {
983 if(fwspec
->param_count
!= 2)
986 *hwirq
= fwspec
->param
[0];
987 *type
= fwspec
->param
[1];
994 static int gic_starting_cpu(unsigned int cpu
)
996 gic_cpu_init(&gic_data
[0]);
1000 static int gic_irq_domain_alloc(struct irq_domain
*domain
, unsigned int virq
,
1001 unsigned int nr_irqs
, void *arg
)
1004 irq_hw_number_t hwirq
;
1005 unsigned int type
= IRQ_TYPE_NONE
;
1006 struct irq_fwspec
*fwspec
= arg
;
1008 ret
= gic_irq_domain_translate(domain
, fwspec
, &hwirq
, &type
);
1012 for (i
= 0; i
< nr_irqs
; i
++)
1013 gic_irq_domain_map(domain
, virq
+ i
, hwirq
+ i
);
1018 static const struct irq_domain_ops gic_irq_domain_hierarchy_ops
= {
1019 .translate
= gic_irq_domain_translate
,
1020 .alloc
= gic_irq_domain_alloc
,
1021 .free
= irq_domain_free_irqs_top
,
1024 static const struct irq_domain_ops gic_irq_domain_ops
= {
1025 .map
= gic_irq_domain_map
,
1026 .unmap
= gic_irq_domain_unmap
,
1029 static void gic_init_chip(struct gic_chip_data
*gic
, struct device
*dev
,
1030 const char *name
, bool use_eoimode1
)
1032 /* Initialize irq_chip */
1033 gic
->chip
= gic_chip
;
1034 gic
->chip
.name
= name
;
1035 gic
->chip
.parent_device
= dev
;
1038 gic
->chip
.irq_mask
= gic_eoimode1_mask_irq
;
1039 gic
->chip
.irq_eoi
= gic_eoimode1_eoi_irq
;
1040 gic
->chip
.irq_set_vcpu_affinity
= gic_irq_set_vcpu_affinity
;
1044 if (gic
== &gic_data
[0])
1045 gic
->chip
.irq_set_affinity
= gic_set_affinity
;
1049 static int gic_init_bases(struct gic_chip_data
*gic
, int irq_start
,
1050 struct fwnode_handle
*handle
)
1052 irq_hw_number_t hwirq_base
;
1053 int gic_irqs
, irq_base
, ret
;
1055 if (IS_ENABLED(CONFIG_GIC_NON_BANKED
) && gic
->percpu_offset
) {
1056 /* Frankein-GIC without banked registers... */
1059 gic
->dist_base
.percpu_base
= alloc_percpu(void __iomem
*);
1060 gic
->cpu_base
.percpu_base
= alloc_percpu(void __iomem
*);
1061 if (WARN_ON(!gic
->dist_base
.percpu_base
||
1062 !gic
->cpu_base
.percpu_base
)) {
1067 for_each_possible_cpu(cpu
) {
1068 u32 mpidr
= cpu_logical_map(cpu
);
1069 u32 core_id
= MPIDR_AFFINITY_LEVEL(mpidr
, 0);
1070 unsigned long offset
= gic
->percpu_offset
* core_id
;
1071 *per_cpu_ptr(gic
->dist_base
.percpu_base
, cpu
) =
1072 gic
->raw_dist_base
+ offset
;
1073 *per_cpu_ptr(gic
->cpu_base
.percpu_base
, cpu
) =
1074 gic
->raw_cpu_base
+ offset
;
1077 gic_set_base_accessor(gic
, gic_get_percpu_base
);
1079 /* Normal, sane GIC... */
1080 WARN(gic
->percpu_offset
,
1081 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
1082 gic
->percpu_offset
);
1083 gic
->dist_base
.common_base
= gic
->raw_dist_base
;
1084 gic
->cpu_base
.common_base
= gic
->raw_cpu_base
;
1085 gic_set_base_accessor(gic
, gic_get_common_base
);
1089 * Find out how many interrupts are supported.
1090 * The GIC only supports up to 1020 interrupt sources.
1092 gic_irqs
= readl_relaxed(gic_data_dist_base(gic
) + GIC_DIST_CTR
) & 0x1f;
1093 gic_irqs
= (gic_irqs
+ 1) * 32;
1094 if (gic_irqs
> 1020)
1096 gic
->gic_irqs
= gic_irqs
;
1098 if (handle
) { /* DT/ACPI */
1099 gic
->domain
= irq_domain_create_linear(handle
, gic_irqs
,
1100 &gic_irq_domain_hierarchy_ops
,
1102 } else { /* Legacy support */
1104 * For primary GICs, skip over SGIs.
1105 * For secondary GICs, skip over PPIs, too.
1107 if (gic
== &gic_data
[0] && (irq_start
& 31) > 0) {
1109 if (irq_start
!= -1)
1110 irq_start
= (irq_start
& ~31) + 16;
1115 gic_irqs
-= hwirq_base
; /* calculate # of irqs to allocate */
1117 irq_base
= irq_alloc_descs(irq_start
, 16, gic_irqs
,
1120 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
1122 irq_base
= irq_start
;
1125 gic
->domain
= irq_domain_add_legacy(NULL
, gic_irqs
, irq_base
,
1126 hwirq_base
, &gic_irq_domain_ops
, gic
);
1129 if (WARN_ON(!gic
->domain
)) {
1135 ret
= gic_cpu_init(gic
);
1139 ret
= gic_pm_init(gic
);
1146 if (IS_ENABLED(CONFIG_GIC_NON_BANKED
) && gic
->percpu_offset
) {
1147 free_percpu(gic
->dist_base
.percpu_base
);
1148 free_percpu(gic
->cpu_base
.percpu_base
);
1154 static int __init
__gic_init_bases(struct gic_chip_data
*gic
,
1156 struct fwnode_handle
*handle
)
1161 if (WARN_ON(!gic
|| gic
->domain
))
1164 if (gic
== &gic_data
[0]) {
1166 * Initialize the CPU interface map to all CPUs.
1167 * It will be refined as each CPU probes its ID.
1168 * This is only necessary for the primary GIC.
1170 for (i
= 0; i
< NR_GIC_CPU_IF
; i
++)
1171 gic_cpu_map
[i
] = 0xff;
1173 set_smp_cross_call(gic_raise_softirq
);
1175 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING
,
1176 "AP_IRQ_GIC_STARTING",
1177 gic_starting_cpu
, NULL
);
1178 set_handle_irq(gic_handle_irq
);
1179 if (static_key_true(&supports_deactivate
))
1180 pr_info("GIC: Using split EOI/Deactivate mode\n");
1183 if (static_key_true(&supports_deactivate
) && gic
== &gic_data
[0]) {
1184 name
= kasprintf(GFP_KERNEL
, "GICv2");
1185 gic_init_chip(gic
, NULL
, name
, true);
1187 name
= kasprintf(GFP_KERNEL
, "GIC-%d", (int)(gic
-&gic_data
[0]));
1188 gic_init_chip(gic
, NULL
, name
, false);
1191 ret
= gic_init_bases(gic
, irq_start
, handle
);
1198 void __init
gic_init(unsigned int gic_nr
, int irq_start
,
1199 void __iomem
*dist_base
, void __iomem
*cpu_base
)
1201 struct gic_chip_data
*gic
;
1203 if (WARN_ON(gic_nr
>= CONFIG_ARM_GIC_MAX_NR
))
1207 * Non-DT/ACPI systems won't run a hypervisor, so let's not
1208 * bother with these...
1210 static_key_slow_dec(&supports_deactivate
);
1212 gic
= &gic_data
[gic_nr
];
1213 gic
->raw_dist_base
= dist_base
;
1214 gic
->raw_cpu_base
= cpu_base
;
1216 __gic_init_bases(gic
, irq_start
, NULL
);
1219 static void gic_teardown(struct gic_chip_data
*gic
)
1224 if (gic
->raw_dist_base
)
1225 iounmap(gic
->raw_dist_base
);
1226 if (gic
->raw_cpu_base
)
1227 iounmap(gic
->raw_cpu_base
);
1231 static int gic_cnt __initdata
;
1233 static bool gic_check_eoimode(struct device_node
*node
, void __iomem
**base
)
1235 struct resource cpuif_res
;
1237 of_address_to_resource(node
, 1, &cpuif_res
);
1239 if (!is_hyp_mode_available())
1241 if (resource_size(&cpuif_res
) < SZ_8K
)
1243 if (resource_size(&cpuif_res
) == SZ_128K
) {
1244 u32 val_low
, val_high
;
1247 * Verify that we have the first 4kB of a GIC400
1248 * aliased over the first 64kB by checking the
1249 * GICC_IIDR register on both ends.
1251 val_low
= readl_relaxed(*base
+ GIC_CPU_IDENT
);
1252 val_high
= readl_relaxed(*base
+ GIC_CPU_IDENT
+ 0xf000);
1253 if ((val_low
& 0xffff0fff) != 0x0202043B ||
1254 val_low
!= val_high
)
1258 * Move the base up by 60kB, so that we have a 8kB
1259 * contiguous region, which allows us to use GICC_DIR
1260 * at its normal offset. Please pass me that bucket.
1263 cpuif_res
.start
+= 0xf000;
1264 pr_warn("GIC: Adjusting CPU interface base to %pa",
1271 static int gic_of_setup(struct gic_chip_data
*gic
, struct device_node
*node
)
1276 gic
->raw_dist_base
= of_iomap(node
, 0);
1277 if (WARN(!gic
->raw_dist_base
, "unable to map gic dist registers\n"))
1280 gic
->raw_cpu_base
= of_iomap(node
, 1);
1281 if (WARN(!gic
->raw_cpu_base
, "unable to map gic cpu registers\n"))
1284 if (of_property_read_u32(node
, "cpu-offset", &gic
->percpu_offset
))
1285 gic
->percpu_offset
= 0;
1295 int gic_of_init_child(struct device
*dev
, struct gic_chip_data
**gic
, int irq
)
1299 if (!dev
|| !dev
->of_node
|| !gic
|| !irq
)
1302 *gic
= devm_kzalloc(dev
, sizeof(**gic
), GFP_KERNEL
);
1306 gic_init_chip(*gic
, dev
, dev
->of_node
->name
, false);
1308 ret
= gic_of_setup(*gic
, dev
->of_node
);
1312 ret
= gic_init_bases(*gic
, -1, &dev
->of_node
->fwnode
);
1318 irq_set_chained_handler_and_data(irq
, gic_handle_cascade_irq
, *gic
);
1323 static void __init
gic_of_setup_kvm_info(struct device_node
*node
)
1326 struct resource
*vctrl_res
= &gic_v2_kvm_info
.vctrl
;
1327 struct resource
*vcpu_res
= &gic_v2_kvm_info
.vcpu
;
1329 gic_v2_kvm_info
.type
= GIC_V2
;
1331 gic_v2_kvm_info
.maint_irq
= irq_of_parse_and_map(node
, 0);
1332 if (!gic_v2_kvm_info
.maint_irq
)
1335 ret
= of_address_to_resource(node
, 2, vctrl_res
);
1339 ret
= of_address_to_resource(node
, 3, vcpu_res
);
1343 gic_set_kvm_info(&gic_v2_kvm_info
);
1347 gic_of_init(struct device_node
*node
, struct device_node
*parent
)
1349 struct gic_chip_data
*gic
;
1355 if (WARN_ON(gic_cnt
>= CONFIG_ARM_GIC_MAX_NR
))
1358 gic
= &gic_data
[gic_cnt
];
1360 ret
= gic_of_setup(gic
, node
);
1365 * Disable split EOI/Deactivate if either HYP is not available
1366 * or the CPU interface is too small.
1368 if (gic_cnt
== 0 && !gic_check_eoimode(node
, &gic
->raw_cpu_base
))
1369 static_key_slow_dec(&supports_deactivate
);
1371 ret
= __gic_init_bases(gic
, -1, &node
->fwnode
);
1378 gic_init_physaddr(node
);
1379 gic_of_setup_kvm_info(node
);
1383 irq
= irq_of_parse_and_map(node
, 0);
1384 gic_cascade_irq(gic_cnt
, irq
);
1387 if (IS_ENABLED(CONFIG_ARM_GIC_V2M
))
1388 gicv2m_init(&node
->fwnode
, gic_data
[gic_cnt
].domain
);
1393 IRQCHIP_DECLARE(gic_400
, "arm,gic-400", gic_of_init
);
1394 IRQCHIP_DECLARE(arm11mp_gic
, "arm,arm11mp-gic", gic_of_init
);
1395 IRQCHIP_DECLARE(arm1176jzf_dc_gic
, "arm,arm1176jzf-devchip-gic", gic_of_init
);
1396 IRQCHIP_DECLARE(cortex_a15_gic
, "arm,cortex-a15-gic", gic_of_init
);
1397 IRQCHIP_DECLARE(cortex_a9_gic
, "arm,cortex-a9-gic", gic_of_init
);
1398 IRQCHIP_DECLARE(cortex_a7_gic
, "arm,cortex-a7-gic", gic_of_init
);
1399 IRQCHIP_DECLARE(msm_8660_qgic
, "qcom,msm-8660-qgic", gic_of_init
);
1400 IRQCHIP_DECLARE(msm_qgic2
, "qcom,msm-qgic2", gic_of_init
);
1401 IRQCHIP_DECLARE(pl390
, "arm,pl390", gic_of_init
);
1403 int gic_of_init_child(struct device
*dev
, struct gic_chip_data
**gic
, int irq
)
1412 phys_addr_t cpu_phys_base
;
1415 phys_addr_t vctrl_base
;
1416 phys_addr_t vcpu_base
;
1417 } acpi_data __initdata
;
1420 gic_acpi_parse_madt_cpu(struct acpi_subtable_header
*header
,
1421 const unsigned long end
)
1423 struct acpi_madt_generic_interrupt
*processor
;
1424 phys_addr_t gic_cpu_base
;
1425 static int cpu_base_assigned
;
1427 processor
= (struct acpi_madt_generic_interrupt
*)header
;
1429 if (BAD_MADT_GICC_ENTRY(processor
, end
))
1433 * There is no support for non-banked GICv1/2 register in ACPI spec.
1434 * All CPU interface addresses have to be the same.
1436 gic_cpu_base
= processor
->base_address
;
1437 if (cpu_base_assigned
&& gic_cpu_base
!= acpi_data
.cpu_phys_base
)
1440 acpi_data
.cpu_phys_base
= gic_cpu_base
;
1441 acpi_data
.maint_irq
= processor
->vgic_interrupt
;
1442 acpi_data
.maint_irq_mode
= (processor
->flags
& ACPI_MADT_VGIC_IRQ_MODE
) ?
1443 ACPI_EDGE_SENSITIVE
: ACPI_LEVEL_SENSITIVE
;
1444 acpi_data
.vctrl_base
= processor
->gich_base_address
;
1445 acpi_data
.vcpu_base
= processor
->gicv_base_address
;
1447 cpu_base_assigned
= 1;
1451 /* The things you have to do to just *count* something... */
1452 static int __init
acpi_dummy_func(struct acpi_subtable_header
*header
,
1453 const unsigned long end
)
1458 static bool __init
acpi_gic_redist_is_present(void)
1460 return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR
,
1461 acpi_dummy_func
, 0) > 0;
1464 static bool __init
gic_validate_dist(struct acpi_subtable_header
*header
,
1465 struct acpi_probe_entry
*ape
)
1467 struct acpi_madt_generic_distributor
*dist
;
1468 dist
= (struct acpi_madt_generic_distributor
*)header
;
1470 return (dist
->version
== ape
->driver_data
&&
1471 (dist
->version
!= ACPI_MADT_GIC_VERSION_NONE
||
1472 !acpi_gic_redist_is_present()));
1475 #define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K)
1476 #define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K)
1477 #define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1478 #define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1480 static void __init
gic_acpi_setup_kvm_info(void)
1483 struct resource
*vctrl_res
= &gic_v2_kvm_info
.vctrl
;
1484 struct resource
*vcpu_res
= &gic_v2_kvm_info
.vcpu
;
1486 gic_v2_kvm_info
.type
= GIC_V2
;
1488 if (!acpi_data
.vctrl_base
)
1491 vctrl_res
->flags
= IORESOURCE_MEM
;
1492 vctrl_res
->start
= acpi_data
.vctrl_base
;
1493 vctrl_res
->end
= vctrl_res
->start
+ ACPI_GICV2_VCTRL_MEM_SIZE
- 1;
1495 if (!acpi_data
.vcpu_base
)
1498 vcpu_res
->flags
= IORESOURCE_MEM
;
1499 vcpu_res
->start
= acpi_data
.vcpu_base
;
1500 vcpu_res
->end
= vcpu_res
->start
+ ACPI_GICV2_VCPU_MEM_SIZE
- 1;
1502 irq
= acpi_register_gsi(NULL
, acpi_data
.maint_irq
,
1503 acpi_data
.maint_irq_mode
,
1508 gic_v2_kvm_info
.maint_irq
= irq
;
1510 gic_set_kvm_info(&gic_v2_kvm_info
);
1513 static int __init
gic_v2_acpi_init(struct acpi_subtable_header
*header
,
1514 const unsigned long end
)
1516 struct acpi_madt_generic_distributor
*dist
;
1517 struct fwnode_handle
*domain_handle
;
1518 struct gic_chip_data
*gic
= &gic_data
[0];
1521 /* Collect CPU base addresses */
1522 count
= acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT
,
1523 gic_acpi_parse_madt_cpu
, 0);
1525 pr_err("No valid GICC entries exist\n");
1529 gic
->raw_cpu_base
= ioremap(acpi_data
.cpu_phys_base
, ACPI_GIC_CPU_IF_MEM_SIZE
);
1530 if (!gic
->raw_cpu_base
) {
1531 pr_err("Unable to map GICC registers\n");
1535 dist
= (struct acpi_madt_generic_distributor
*)header
;
1536 gic
->raw_dist_base
= ioremap(dist
->base_address
,
1537 ACPI_GICV2_DIST_MEM_SIZE
);
1538 if (!gic
->raw_dist_base
) {
1539 pr_err("Unable to map GICD registers\n");
1545 * Disable split EOI/Deactivate if HYP is not available. ACPI
1546 * guarantees that we'll always have a GICv2, so the CPU
1547 * interface will always be the right size.
1549 if (!is_hyp_mode_available())
1550 static_key_slow_dec(&supports_deactivate
);
1553 * Initialize GIC instance zero (no multi-GIC support).
1555 domain_handle
= irq_domain_alloc_fwnode(gic
->raw_dist_base
);
1556 if (!domain_handle
) {
1557 pr_err("Unable to allocate domain handle\n");
1562 ret
= __gic_init_bases(gic
, -1, domain_handle
);
1564 pr_err("Failed to initialise GIC\n");
1565 irq_domain_free_fwnode(domain_handle
);
1570 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC
, domain_handle
);
1572 if (IS_ENABLED(CONFIG_ARM_GIC_V2M
))
1573 gicv2m_init(NULL
, gic_data
[0].domain
);
1575 gic_acpi_setup_kvm_info();
1579 IRQCHIP_ACPI_DECLARE(gic_v2
, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR
,
1580 gic_validate_dist
, ACPI_MADT_GIC_VERSION_V2
,
1582 IRQCHIP_ACPI_DECLARE(gic_v2_maybe
, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR
,
1583 gic_validate_dist
, ACPI_MADT_GIC_VERSION_NONE
,