2 * Broadcom GENET (Gigabit Ethernet) controller driver
4 * Copyright (c) 2014 Broadcom Corporation
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 #define pr_fmt(fmt) "bcmgenet: " fmt
13 #include <linux/kernel.h>
14 #include <linux/module.h>
15 #include <linux/sched.h>
16 #include <linux/types.h>
17 #include <linux/fcntl.h>
18 #include <linux/interrupt.h>
19 #include <linux/string.h>
20 #include <linux/if_ether.h>
21 #include <linux/init.h>
22 #include <linux/errno.h>
23 #include <linux/delay.h>
24 #include <linux/platform_device.h>
25 #include <linux/dma-mapping.h>
27 #include <linux/clk.h>
29 #include <linux/of_address.h>
30 #include <linux/of_irq.h>
31 #include <linux/of_net.h>
32 #include <linux/of_platform.h>
35 #include <linux/mii.h>
36 #include <linux/ethtool.h>
37 #include <linux/netdevice.h>
38 #include <linux/inetdevice.h>
39 #include <linux/etherdevice.h>
40 #include <linux/skbuff.h>
43 #include <linux/ipv6.h>
44 #include <linux/phy.h>
45 #include <linux/platform_data/bcmgenet.h>
47 #include <asm/unaligned.h>
51 /* Maximum number of hardware queues, downsized if needed */
52 #define GENET_MAX_MQ_CNT 4
54 /* Default highest priority queue for multi queue support */
55 #define GENET_Q0_PRIORITY 0
57 #define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
59 #define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
62 #define RX_BUF_LENGTH 2048
63 #define SKB_ALIGNMENT 32
65 /* Tx/Rx DMA register offset, skip 256 descriptors */
66 #define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67 #define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
69 #define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
72 #define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
75 static inline void dmadesc_set_length_status(struct bcmgenet_priv
*priv
,
76 void __iomem
*d
, u32 value
)
78 __raw_writel(value
, d
+ DMA_DESC_LENGTH_STATUS
);
81 static inline u32
dmadesc_get_length_status(struct bcmgenet_priv
*priv
,
84 return __raw_readl(d
+ DMA_DESC_LENGTH_STATUS
);
87 static inline void dmadesc_set_addr(struct bcmgenet_priv
*priv
,
91 __raw_writel(lower_32_bits(addr
), d
+ DMA_DESC_ADDRESS_LO
);
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
95 * the platform is explicitly configured for 64-bits/LPAE.
97 #ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv
->hw_params
->flags
& GENET_HAS_40BITS
)
99 __raw_writel(upper_32_bits(addr
), d
+ DMA_DESC_ADDRESS_HI
);
103 /* Combined address + length/status setter */
104 static inline void dmadesc_set(struct bcmgenet_priv
*priv
,
105 void __iomem
*d
, dma_addr_t addr
, u32 val
)
107 dmadesc_set_addr(priv
, d
, addr
);
108 dmadesc_set_length_status(priv
, d
, val
);
111 static inline dma_addr_t
dmadesc_get_addr(struct bcmgenet_priv
*priv
,
116 addr
= __raw_readl(d
+ DMA_DESC_ADDRESS_LO
);
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
120 * the platform is explicitly configured for 64-bits/LPAE.
122 #ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv
->hw_params
->flags
& GENET_HAS_40BITS
)
124 addr
|= (u64
)__raw_readl(d
+ DMA_DESC_ADDRESS_HI
) << 32;
129 #define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
131 #define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
134 static inline u32
bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv
*priv
)
136 if (GENET_IS_V1(priv
))
137 return bcmgenet_rbuf_readl(priv
, RBUF_FLUSH_CTRL_V1
);
139 return bcmgenet_sys_readl(priv
, SYS_RBUF_FLUSH_CTRL
);
142 static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv
*priv
, u32 val
)
144 if (GENET_IS_V1(priv
))
145 bcmgenet_rbuf_writel(priv
, val
, RBUF_FLUSH_CTRL_V1
);
147 bcmgenet_sys_writel(priv
, val
, SYS_RBUF_FLUSH_CTRL
);
150 /* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
154 static inline u32
bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv
*priv
)
156 if (GENET_IS_V1(priv
))
157 return bcmgenet_rbuf_readl(priv
, TBUF_CTRL_V1
);
159 return __raw_readl(priv
->base
+
160 priv
->hw_params
->tbuf_offset
+ TBUF_CTRL
);
163 static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv
*priv
, u32 val
)
165 if (GENET_IS_V1(priv
))
166 bcmgenet_rbuf_writel(priv
, val
, TBUF_CTRL_V1
);
168 __raw_writel(val
, priv
->base
+
169 priv
->hw_params
->tbuf_offset
+ TBUF_CTRL
);
172 static inline u32
bcmgenet_bp_mc_get(struct bcmgenet_priv
*priv
)
174 if (GENET_IS_V1(priv
))
175 return bcmgenet_rbuf_readl(priv
, TBUF_BP_MC_V1
);
177 return __raw_readl(priv
->base
+
178 priv
->hw_params
->tbuf_offset
+ TBUF_BP_MC
);
181 static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv
*priv
, u32 val
)
183 if (GENET_IS_V1(priv
))
184 bcmgenet_rbuf_writel(priv
, val
, TBUF_BP_MC_V1
);
186 __raw_writel(val
, priv
->base
+
187 priv
->hw_params
->tbuf_offset
+ TBUF_BP_MC
);
190 /* RX/TX DMA register accessors */
227 static const u8 bcmgenet_dma_regs_v3plus
[] = {
228 [DMA_RING_CFG
] = 0x00,
231 [DMA_SCB_BURST_SIZE
] = 0x0C,
232 [DMA_ARB_CTRL
] = 0x2C,
233 [DMA_PRIORITY_0
] = 0x30,
234 [DMA_PRIORITY_1
] = 0x34,
235 [DMA_PRIORITY_2
] = 0x38,
236 [DMA_RING0_TIMEOUT
] = 0x2C,
237 [DMA_RING1_TIMEOUT
] = 0x30,
238 [DMA_RING2_TIMEOUT
] = 0x34,
239 [DMA_RING3_TIMEOUT
] = 0x38,
240 [DMA_RING4_TIMEOUT
] = 0x3c,
241 [DMA_RING5_TIMEOUT
] = 0x40,
242 [DMA_RING6_TIMEOUT
] = 0x44,
243 [DMA_RING7_TIMEOUT
] = 0x48,
244 [DMA_RING8_TIMEOUT
] = 0x4c,
245 [DMA_RING9_TIMEOUT
] = 0x50,
246 [DMA_RING10_TIMEOUT
] = 0x54,
247 [DMA_RING11_TIMEOUT
] = 0x58,
248 [DMA_RING12_TIMEOUT
] = 0x5c,
249 [DMA_RING13_TIMEOUT
] = 0x60,
250 [DMA_RING14_TIMEOUT
] = 0x64,
251 [DMA_RING15_TIMEOUT
] = 0x68,
252 [DMA_RING16_TIMEOUT
] = 0x6C,
253 [DMA_INDEX2RING_0
] = 0x70,
254 [DMA_INDEX2RING_1
] = 0x74,
255 [DMA_INDEX2RING_2
] = 0x78,
256 [DMA_INDEX2RING_3
] = 0x7C,
257 [DMA_INDEX2RING_4
] = 0x80,
258 [DMA_INDEX2RING_5
] = 0x84,
259 [DMA_INDEX2RING_6
] = 0x88,
260 [DMA_INDEX2RING_7
] = 0x8C,
263 static const u8 bcmgenet_dma_regs_v2
[] = {
264 [DMA_RING_CFG
] = 0x00,
267 [DMA_SCB_BURST_SIZE
] = 0x0C,
268 [DMA_ARB_CTRL
] = 0x30,
269 [DMA_PRIORITY_0
] = 0x34,
270 [DMA_PRIORITY_1
] = 0x38,
271 [DMA_PRIORITY_2
] = 0x3C,
272 [DMA_RING0_TIMEOUT
] = 0x2C,
273 [DMA_RING1_TIMEOUT
] = 0x30,
274 [DMA_RING2_TIMEOUT
] = 0x34,
275 [DMA_RING3_TIMEOUT
] = 0x38,
276 [DMA_RING4_TIMEOUT
] = 0x3c,
277 [DMA_RING5_TIMEOUT
] = 0x40,
278 [DMA_RING6_TIMEOUT
] = 0x44,
279 [DMA_RING7_TIMEOUT
] = 0x48,
280 [DMA_RING8_TIMEOUT
] = 0x4c,
281 [DMA_RING9_TIMEOUT
] = 0x50,
282 [DMA_RING10_TIMEOUT
] = 0x54,
283 [DMA_RING11_TIMEOUT
] = 0x58,
284 [DMA_RING12_TIMEOUT
] = 0x5c,
285 [DMA_RING13_TIMEOUT
] = 0x60,
286 [DMA_RING14_TIMEOUT
] = 0x64,
287 [DMA_RING15_TIMEOUT
] = 0x68,
288 [DMA_RING16_TIMEOUT
] = 0x6C,
291 static const u8 bcmgenet_dma_regs_v1
[] = {
294 [DMA_SCB_BURST_SIZE
] = 0x0C,
295 [DMA_ARB_CTRL
] = 0x30,
296 [DMA_PRIORITY_0
] = 0x34,
297 [DMA_PRIORITY_1
] = 0x38,
298 [DMA_PRIORITY_2
] = 0x3C,
299 [DMA_RING0_TIMEOUT
] = 0x2C,
300 [DMA_RING1_TIMEOUT
] = 0x30,
301 [DMA_RING2_TIMEOUT
] = 0x34,
302 [DMA_RING3_TIMEOUT
] = 0x38,
303 [DMA_RING4_TIMEOUT
] = 0x3c,
304 [DMA_RING5_TIMEOUT
] = 0x40,
305 [DMA_RING6_TIMEOUT
] = 0x44,
306 [DMA_RING7_TIMEOUT
] = 0x48,
307 [DMA_RING8_TIMEOUT
] = 0x4c,
308 [DMA_RING9_TIMEOUT
] = 0x50,
309 [DMA_RING10_TIMEOUT
] = 0x54,
310 [DMA_RING11_TIMEOUT
] = 0x58,
311 [DMA_RING12_TIMEOUT
] = 0x5c,
312 [DMA_RING13_TIMEOUT
] = 0x60,
313 [DMA_RING14_TIMEOUT
] = 0x64,
314 [DMA_RING15_TIMEOUT
] = 0x68,
315 [DMA_RING16_TIMEOUT
] = 0x6C,
318 /* Set at runtime once bcmgenet version is known */
319 static const u8
*bcmgenet_dma_regs
;
321 static inline struct bcmgenet_priv
*dev_to_priv(struct device
*dev
)
323 return netdev_priv(dev_get_drvdata(dev
));
326 static inline u32
bcmgenet_tdma_readl(struct bcmgenet_priv
*priv
,
329 return __raw_readl(priv
->base
+ GENET_TDMA_REG_OFF
+
330 DMA_RINGS_SIZE
+ bcmgenet_dma_regs
[r
]);
333 static inline void bcmgenet_tdma_writel(struct bcmgenet_priv
*priv
,
334 u32 val
, enum dma_reg r
)
336 __raw_writel(val
, priv
->base
+ GENET_TDMA_REG_OFF
+
337 DMA_RINGS_SIZE
+ bcmgenet_dma_regs
[r
]);
340 static inline u32
bcmgenet_rdma_readl(struct bcmgenet_priv
*priv
,
343 return __raw_readl(priv
->base
+ GENET_RDMA_REG_OFF
+
344 DMA_RINGS_SIZE
+ bcmgenet_dma_regs
[r
]);
347 static inline void bcmgenet_rdma_writel(struct bcmgenet_priv
*priv
,
348 u32 val
, enum dma_reg r
)
350 __raw_writel(val
, priv
->base
+ GENET_RDMA_REG_OFF
+
351 DMA_RINGS_SIZE
+ bcmgenet_dma_regs
[r
]);
354 /* RDMA/TDMA ring registers and accessors
355 * we merge the common fields and just prefix with T/D the registers
356 * having different meaning depending on the direction
360 RDMA_WRITE_PTR
= TDMA_READ_PTR
,
362 RDMA_WRITE_PTR_HI
= TDMA_READ_PTR_HI
,
364 RDMA_PROD_INDEX
= TDMA_CONS_INDEX
,
366 RDMA_CONS_INDEX
= TDMA_PROD_INDEX
,
372 DMA_MBUF_DONE_THRESH
,
374 RDMA_XON_XOFF_THRESH
= TDMA_FLOW_PERIOD
,
376 RDMA_READ_PTR
= TDMA_WRITE_PTR
,
378 RDMA_READ_PTR_HI
= TDMA_WRITE_PTR_HI
381 /* GENET v4 supports 40-bits pointer addressing
382 * for obvious reasons the LO and HI word parts
383 * are contiguous, but this offsets the other
386 static const u8 genet_dma_ring_regs_v4
[] = {
387 [TDMA_READ_PTR
] = 0x00,
388 [TDMA_READ_PTR_HI
] = 0x04,
389 [TDMA_CONS_INDEX
] = 0x08,
390 [TDMA_PROD_INDEX
] = 0x0C,
391 [DMA_RING_BUF_SIZE
] = 0x10,
392 [DMA_START_ADDR
] = 0x14,
393 [DMA_START_ADDR_HI
] = 0x18,
394 [DMA_END_ADDR
] = 0x1C,
395 [DMA_END_ADDR_HI
] = 0x20,
396 [DMA_MBUF_DONE_THRESH
] = 0x24,
397 [TDMA_FLOW_PERIOD
] = 0x28,
398 [TDMA_WRITE_PTR
] = 0x2C,
399 [TDMA_WRITE_PTR_HI
] = 0x30,
402 static const u8 genet_dma_ring_regs_v123
[] = {
403 [TDMA_READ_PTR
] = 0x00,
404 [TDMA_CONS_INDEX
] = 0x04,
405 [TDMA_PROD_INDEX
] = 0x08,
406 [DMA_RING_BUF_SIZE
] = 0x0C,
407 [DMA_START_ADDR
] = 0x10,
408 [DMA_END_ADDR
] = 0x14,
409 [DMA_MBUF_DONE_THRESH
] = 0x18,
410 [TDMA_FLOW_PERIOD
] = 0x1C,
411 [TDMA_WRITE_PTR
] = 0x20,
414 /* Set at runtime once GENET version is known */
415 static const u8
*genet_dma_ring_regs
;
417 static inline u32
bcmgenet_tdma_ring_readl(struct bcmgenet_priv
*priv
,
421 return __raw_readl(priv
->base
+ GENET_TDMA_REG_OFF
+
422 (DMA_RING_SIZE
* ring
) +
423 genet_dma_ring_regs
[r
]);
426 static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv
*priv
,
427 unsigned int ring
, u32 val
,
430 __raw_writel(val
, priv
->base
+ GENET_TDMA_REG_OFF
+
431 (DMA_RING_SIZE
* ring
) +
432 genet_dma_ring_regs
[r
]);
435 static inline u32
bcmgenet_rdma_ring_readl(struct bcmgenet_priv
*priv
,
439 return __raw_readl(priv
->base
+ GENET_RDMA_REG_OFF
+
440 (DMA_RING_SIZE
* ring
) +
441 genet_dma_ring_regs
[r
]);
444 static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv
*priv
,
445 unsigned int ring
, u32 val
,
448 __raw_writel(val
, priv
->base
+ GENET_RDMA_REG_OFF
+
449 (DMA_RING_SIZE
* ring
) +
450 genet_dma_ring_regs
[r
]);
453 static int bcmgenet_get_settings(struct net_device
*dev
,
454 struct ethtool_cmd
*cmd
)
456 if (!netif_running(dev
))
462 return phy_ethtool_gset(dev
->phydev
, cmd
);
465 static int bcmgenet_set_settings(struct net_device
*dev
,
466 struct ethtool_cmd
*cmd
)
468 if (!netif_running(dev
))
474 return phy_ethtool_sset(dev
->phydev
, cmd
);
477 static int bcmgenet_set_rx_csum(struct net_device
*dev
,
478 netdev_features_t wanted
)
480 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
484 rx_csum_en
= !!(wanted
& NETIF_F_RXCSUM
);
486 rbuf_chk_ctrl
= bcmgenet_rbuf_readl(priv
, RBUF_CHK_CTRL
);
488 /* enable rx checksumming */
490 rbuf_chk_ctrl
|= RBUF_RXCHK_EN
;
492 rbuf_chk_ctrl
&= ~RBUF_RXCHK_EN
;
493 priv
->desc_rxchk_en
= rx_csum_en
;
495 /* If UniMAC forwards CRC, we need to skip over it to get
496 * a valid CHK bit to be set in the per-packet status word
498 if (rx_csum_en
&& priv
->crc_fwd_en
)
499 rbuf_chk_ctrl
|= RBUF_SKIP_FCS
;
501 rbuf_chk_ctrl
&= ~RBUF_SKIP_FCS
;
503 bcmgenet_rbuf_writel(priv
, rbuf_chk_ctrl
, RBUF_CHK_CTRL
);
508 static int bcmgenet_set_tx_csum(struct net_device
*dev
,
509 netdev_features_t wanted
)
511 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
513 u32 tbuf_ctrl
, rbuf_ctrl
;
515 tbuf_ctrl
= bcmgenet_tbuf_ctrl_get(priv
);
516 rbuf_ctrl
= bcmgenet_rbuf_readl(priv
, RBUF_CTRL
);
518 desc_64b_en
= !!(wanted
& (NETIF_F_IP_CSUM
| NETIF_F_IPV6_CSUM
));
520 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
522 tbuf_ctrl
|= RBUF_64B_EN
;
523 rbuf_ctrl
|= RBUF_64B_EN
;
525 tbuf_ctrl
&= ~RBUF_64B_EN
;
526 rbuf_ctrl
&= ~RBUF_64B_EN
;
528 priv
->desc_64b_en
= desc_64b_en
;
530 bcmgenet_tbuf_ctrl_set(priv
, tbuf_ctrl
);
531 bcmgenet_rbuf_writel(priv
, rbuf_ctrl
, RBUF_CTRL
);
536 static int bcmgenet_set_features(struct net_device
*dev
,
537 netdev_features_t features
)
539 netdev_features_t changed
= features
^ dev
->features
;
540 netdev_features_t wanted
= dev
->wanted_features
;
543 if (changed
& (NETIF_F_IP_CSUM
| NETIF_F_IPV6_CSUM
))
544 ret
= bcmgenet_set_tx_csum(dev
, wanted
);
545 if (changed
& (NETIF_F_RXCSUM
))
546 ret
= bcmgenet_set_rx_csum(dev
, wanted
);
551 static u32
bcmgenet_get_msglevel(struct net_device
*dev
)
553 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
555 return priv
->msg_enable
;
558 static void bcmgenet_set_msglevel(struct net_device
*dev
, u32 level
)
560 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
562 priv
->msg_enable
= level
;
565 static int bcmgenet_get_coalesce(struct net_device
*dev
,
566 struct ethtool_coalesce
*ec
)
568 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
570 ec
->tx_max_coalesced_frames
=
571 bcmgenet_tdma_ring_readl(priv
, DESC_INDEX
,
572 DMA_MBUF_DONE_THRESH
);
573 ec
->rx_max_coalesced_frames
=
574 bcmgenet_rdma_ring_readl(priv
, DESC_INDEX
,
575 DMA_MBUF_DONE_THRESH
);
576 ec
->rx_coalesce_usecs
=
577 bcmgenet_rdma_readl(priv
, DMA_RING16_TIMEOUT
) * 8192 / 1000;
582 static int bcmgenet_set_coalesce(struct net_device
*dev
,
583 struct ethtool_coalesce
*ec
)
585 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
589 /* Base system clock is 125Mhz, DMA timeout is this reference clock
590 * divided by 1024, which yields roughly 8.192us, our maximum value
591 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
593 if (ec
->tx_max_coalesced_frames
> DMA_INTR_THRESHOLD_MASK
||
594 ec
->tx_max_coalesced_frames
== 0 ||
595 ec
->rx_max_coalesced_frames
> DMA_INTR_THRESHOLD_MASK
||
596 ec
->rx_coalesce_usecs
> (DMA_TIMEOUT_MASK
* 8) + 1)
599 if (ec
->rx_coalesce_usecs
== 0 && ec
->rx_max_coalesced_frames
== 0)
602 /* GENET TDMA hardware does not support a configurable timeout, but will
603 * always generate an interrupt either after MBDONE packets have been
604 * transmitted, or when the ring is emtpy.
606 if (ec
->tx_coalesce_usecs
|| ec
->tx_coalesce_usecs_high
||
607 ec
->tx_coalesce_usecs_irq
|| ec
->tx_coalesce_usecs_low
)
610 /* Program all TX queues with the same values, as there is no
611 * ethtool knob to do coalescing on a per-queue basis
613 for (i
= 0; i
< priv
->hw_params
->tx_queues
; i
++)
614 bcmgenet_tdma_ring_writel(priv
, i
,
615 ec
->tx_max_coalesced_frames
,
616 DMA_MBUF_DONE_THRESH
);
617 bcmgenet_tdma_ring_writel(priv
, DESC_INDEX
,
618 ec
->tx_max_coalesced_frames
,
619 DMA_MBUF_DONE_THRESH
);
621 for (i
= 0; i
< priv
->hw_params
->rx_queues
; i
++) {
622 bcmgenet_rdma_ring_writel(priv
, i
,
623 ec
->rx_max_coalesced_frames
,
624 DMA_MBUF_DONE_THRESH
);
626 reg
= bcmgenet_rdma_readl(priv
, DMA_RING0_TIMEOUT
+ i
);
627 reg
&= ~DMA_TIMEOUT_MASK
;
628 reg
|= DIV_ROUND_UP(ec
->rx_coalesce_usecs
* 1000, 8192);
629 bcmgenet_rdma_writel(priv
, reg
, DMA_RING0_TIMEOUT
+ i
);
632 bcmgenet_rdma_ring_writel(priv
, DESC_INDEX
,
633 ec
->rx_max_coalesced_frames
,
634 DMA_MBUF_DONE_THRESH
);
636 reg
= bcmgenet_rdma_readl(priv
, DMA_RING16_TIMEOUT
);
637 reg
&= ~DMA_TIMEOUT_MASK
;
638 reg
|= DIV_ROUND_UP(ec
->rx_coalesce_usecs
* 1000, 8192);
639 bcmgenet_rdma_writel(priv
, reg
, DMA_RING16_TIMEOUT
);
644 /* standard ethtool support functions. */
645 enum bcmgenet_stat_type
{
646 BCMGENET_STAT_NETDEV
= -1,
647 BCMGENET_STAT_MIB_RX
,
648 BCMGENET_STAT_MIB_TX
,
654 struct bcmgenet_stats
{
655 char stat_string
[ETH_GSTRING_LEN
];
658 enum bcmgenet_stat_type type
;
659 /* reg offset from UMAC base for misc counters */
663 #define STAT_NETDEV(m) { \
664 .stat_string = __stringify(m), \
665 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
666 .stat_offset = offsetof(struct net_device_stats, m), \
667 .type = BCMGENET_STAT_NETDEV, \
670 #define STAT_GENET_MIB(str, m, _type) { \
671 .stat_string = str, \
672 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
673 .stat_offset = offsetof(struct bcmgenet_priv, m), \
677 #define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
678 #define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
679 #define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
680 #define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
682 #define STAT_GENET_MISC(str, m, offset) { \
683 .stat_string = str, \
684 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
685 .stat_offset = offsetof(struct bcmgenet_priv, m), \
686 .type = BCMGENET_STAT_MISC, \
687 .reg_offset = offset, \
691 /* There is a 0xC gap between the end of RX and beginning of TX stats and then
692 * between the end of TX stats and the beginning of the RX RUNT
694 #define BCMGENET_STAT_OFFSET 0xc
696 /* Hardware counters must be kept in sync because the order/offset
697 * is important here (order in structure declaration = order in hardware)
699 static const struct bcmgenet_stats bcmgenet_gstrings_stats
[] = {
701 STAT_NETDEV(rx_packets
),
702 STAT_NETDEV(tx_packets
),
703 STAT_NETDEV(rx_bytes
),
704 STAT_NETDEV(tx_bytes
),
705 STAT_NETDEV(rx_errors
),
706 STAT_NETDEV(tx_errors
),
707 STAT_NETDEV(rx_dropped
),
708 STAT_NETDEV(tx_dropped
),
709 STAT_NETDEV(multicast
),
710 /* UniMAC RSV counters */
711 STAT_GENET_MIB_RX("rx_64_octets", mib
.rx
.pkt_cnt
.cnt_64
),
712 STAT_GENET_MIB_RX("rx_65_127_oct", mib
.rx
.pkt_cnt
.cnt_127
),
713 STAT_GENET_MIB_RX("rx_128_255_oct", mib
.rx
.pkt_cnt
.cnt_255
),
714 STAT_GENET_MIB_RX("rx_256_511_oct", mib
.rx
.pkt_cnt
.cnt_511
),
715 STAT_GENET_MIB_RX("rx_512_1023_oct", mib
.rx
.pkt_cnt
.cnt_1023
),
716 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib
.rx
.pkt_cnt
.cnt_1518
),
717 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib
.rx
.pkt_cnt
.cnt_mgv
),
718 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib
.rx
.pkt_cnt
.cnt_2047
),
719 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib
.rx
.pkt_cnt
.cnt_4095
),
720 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib
.rx
.pkt_cnt
.cnt_9216
),
721 STAT_GENET_MIB_RX("rx_pkts", mib
.rx
.pkt
),
722 STAT_GENET_MIB_RX("rx_bytes", mib
.rx
.bytes
),
723 STAT_GENET_MIB_RX("rx_multicast", mib
.rx
.mca
),
724 STAT_GENET_MIB_RX("rx_broadcast", mib
.rx
.bca
),
725 STAT_GENET_MIB_RX("rx_fcs", mib
.rx
.fcs
),
726 STAT_GENET_MIB_RX("rx_control", mib
.rx
.cf
),
727 STAT_GENET_MIB_RX("rx_pause", mib
.rx
.pf
),
728 STAT_GENET_MIB_RX("rx_unknown", mib
.rx
.uo
),
729 STAT_GENET_MIB_RX("rx_align", mib
.rx
.aln
),
730 STAT_GENET_MIB_RX("rx_outrange", mib
.rx
.flr
),
731 STAT_GENET_MIB_RX("rx_code", mib
.rx
.cde
),
732 STAT_GENET_MIB_RX("rx_carrier", mib
.rx
.fcr
),
733 STAT_GENET_MIB_RX("rx_oversize", mib
.rx
.ovr
),
734 STAT_GENET_MIB_RX("rx_jabber", mib
.rx
.jbr
),
735 STAT_GENET_MIB_RX("rx_mtu_err", mib
.rx
.mtue
),
736 STAT_GENET_MIB_RX("rx_good_pkts", mib
.rx
.pok
),
737 STAT_GENET_MIB_RX("rx_unicast", mib
.rx
.uc
),
738 STAT_GENET_MIB_RX("rx_ppp", mib
.rx
.ppp
),
739 STAT_GENET_MIB_RX("rx_crc", mib
.rx
.rcrc
),
740 /* UniMAC TSV counters */
741 STAT_GENET_MIB_TX("tx_64_octets", mib
.tx
.pkt_cnt
.cnt_64
),
742 STAT_GENET_MIB_TX("tx_65_127_oct", mib
.tx
.pkt_cnt
.cnt_127
),
743 STAT_GENET_MIB_TX("tx_128_255_oct", mib
.tx
.pkt_cnt
.cnt_255
),
744 STAT_GENET_MIB_TX("tx_256_511_oct", mib
.tx
.pkt_cnt
.cnt_511
),
745 STAT_GENET_MIB_TX("tx_512_1023_oct", mib
.tx
.pkt_cnt
.cnt_1023
),
746 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib
.tx
.pkt_cnt
.cnt_1518
),
747 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib
.tx
.pkt_cnt
.cnt_mgv
),
748 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib
.tx
.pkt_cnt
.cnt_2047
),
749 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib
.tx
.pkt_cnt
.cnt_4095
),
750 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib
.tx
.pkt_cnt
.cnt_9216
),
751 STAT_GENET_MIB_TX("tx_pkts", mib
.tx
.pkts
),
752 STAT_GENET_MIB_TX("tx_multicast", mib
.tx
.mca
),
753 STAT_GENET_MIB_TX("tx_broadcast", mib
.tx
.bca
),
754 STAT_GENET_MIB_TX("tx_pause", mib
.tx
.pf
),
755 STAT_GENET_MIB_TX("tx_control", mib
.tx
.cf
),
756 STAT_GENET_MIB_TX("tx_fcs_err", mib
.tx
.fcs
),
757 STAT_GENET_MIB_TX("tx_oversize", mib
.tx
.ovr
),
758 STAT_GENET_MIB_TX("tx_defer", mib
.tx
.drf
),
759 STAT_GENET_MIB_TX("tx_excess_defer", mib
.tx
.edf
),
760 STAT_GENET_MIB_TX("tx_single_col", mib
.tx
.scl
),
761 STAT_GENET_MIB_TX("tx_multi_col", mib
.tx
.mcl
),
762 STAT_GENET_MIB_TX("tx_late_col", mib
.tx
.lcl
),
763 STAT_GENET_MIB_TX("tx_excess_col", mib
.tx
.ecl
),
764 STAT_GENET_MIB_TX("tx_frags", mib
.tx
.frg
),
765 STAT_GENET_MIB_TX("tx_total_col", mib
.tx
.ncl
),
766 STAT_GENET_MIB_TX("tx_jabber", mib
.tx
.jbr
),
767 STAT_GENET_MIB_TX("tx_bytes", mib
.tx
.bytes
),
768 STAT_GENET_MIB_TX("tx_good_pkts", mib
.tx
.pok
),
769 STAT_GENET_MIB_TX("tx_unicast", mib
.tx
.uc
),
770 /* UniMAC RUNT counters */
771 STAT_GENET_RUNT("rx_runt_pkts", mib
.rx_runt_cnt
),
772 STAT_GENET_RUNT("rx_runt_valid_fcs", mib
.rx_runt_fcs
),
773 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib
.rx_runt_fcs_align
),
774 STAT_GENET_RUNT("rx_runt_bytes", mib
.rx_runt_bytes
),
775 /* Misc UniMAC counters */
776 STAT_GENET_MISC("rbuf_ovflow_cnt", mib
.rbuf_ovflow_cnt
,
778 STAT_GENET_MISC("rbuf_err_cnt", mib
.rbuf_err_cnt
, UMAC_RBUF_ERR_CNT
),
779 STAT_GENET_MISC("mdf_err_cnt", mib
.mdf_err_cnt
, UMAC_MDF_ERR_CNT
),
780 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib
.alloc_rx_buff_failed
),
781 STAT_GENET_SOFT_MIB("rx_dma_failed", mib
.rx_dma_failed
),
782 STAT_GENET_SOFT_MIB("tx_dma_failed", mib
.tx_dma_failed
),
785 #define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
787 static void bcmgenet_get_drvinfo(struct net_device
*dev
,
788 struct ethtool_drvinfo
*info
)
790 strlcpy(info
->driver
, "bcmgenet", sizeof(info
->driver
));
791 strlcpy(info
->version
, "v2.0", sizeof(info
->version
));
794 static int bcmgenet_get_sset_count(struct net_device
*dev
, int string_set
)
796 switch (string_set
) {
798 return BCMGENET_STATS_LEN
;
804 static void bcmgenet_get_strings(struct net_device
*dev
, u32 stringset
,
811 for (i
= 0; i
< BCMGENET_STATS_LEN
; i
++) {
812 memcpy(data
+ i
* ETH_GSTRING_LEN
,
813 bcmgenet_gstrings_stats
[i
].stat_string
,
820 static void bcmgenet_update_mib_counters(struct bcmgenet_priv
*priv
)
824 for (i
= 0; i
< BCMGENET_STATS_LEN
; i
++) {
825 const struct bcmgenet_stats
*s
;
830 s
= &bcmgenet_gstrings_stats
[i
];
832 case BCMGENET_STAT_NETDEV
:
833 case BCMGENET_STAT_SOFT
:
835 case BCMGENET_STAT_MIB_RX
:
836 case BCMGENET_STAT_MIB_TX
:
837 case BCMGENET_STAT_RUNT
:
838 if (s
->type
!= BCMGENET_STAT_MIB_RX
)
839 offset
= BCMGENET_STAT_OFFSET
;
840 val
= bcmgenet_umac_readl(priv
,
841 UMAC_MIB_START
+ j
+ offset
);
843 case BCMGENET_STAT_MISC
:
844 val
= bcmgenet_umac_readl(priv
, s
->reg_offset
);
845 /* clear if overflowed */
847 bcmgenet_umac_writel(priv
, 0, s
->reg_offset
);
852 p
= (char *)priv
+ s
->stat_offset
;
857 static void bcmgenet_get_ethtool_stats(struct net_device
*dev
,
858 struct ethtool_stats
*stats
,
861 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
864 if (netif_running(dev
))
865 bcmgenet_update_mib_counters(priv
);
867 for (i
= 0; i
< BCMGENET_STATS_LEN
; i
++) {
868 const struct bcmgenet_stats
*s
;
871 s
= &bcmgenet_gstrings_stats
[i
];
872 if (s
->type
== BCMGENET_STAT_NETDEV
)
873 p
= (char *)&dev
->stats
;
877 if (sizeof(unsigned long) != sizeof(u32
) &&
878 s
->stat_sizeof
== sizeof(unsigned long))
879 data
[i
] = *(unsigned long *)p
;
885 static void bcmgenet_eee_enable_set(struct net_device
*dev
, bool enable
)
887 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
888 u32 off
= priv
->hw_params
->tbuf_offset
+ TBUF_ENERGY_CTRL
;
891 if (enable
&& !priv
->clk_eee_enabled
) {
892 clk_prepare_enable(priv
->clk_eee
);
893 priv
->clk_eee_enabled
= true;
896 reg
= bcmgenet_umac_readl(priv
, UMAC_EEE_CTRL
);
901 bcmgenet_umac_writel(priv
, reg
, UMAC_EEE_CTRL
);
903 /* Enable EEE and switch to a 27Mhz clock automatically */
904 reg
= __raw_readl(priv
->base
+ off
);
906 reg
|= TBUF_EEE_EN
| TBUF_PM_EN
;
908 reg
&= ~(TBUF_EEE_EN
| TBUF_PM_EN
);
909 __raw_writel(reg
, priv
->base
+ off
);
911 /* Do the same for thing for RBUF */
912 reg
= bcmgenet_rbuf_readl(priv
, RBUF_ENERGY_CTRL
);
914 reg
|= RBUF_EEE_EN
| RBUF_PM_EN
;
916 reg
&= ~(RBUF_EEE_EN
| RBUF_PM_EN
);
917 bcmgenet_rbuf_writel(priv
, reg
, RBUF_ENERGY_CTRL
);
919 if (!enable
&& priv
->clk_eee_enabled
) {
920 clk_disable_unprepare(priv
->clk_eee
);
921 priv
->clk_eee_enabled
= false;
924 priv
->eee
.eee_enabled
= enable
;
925 priv
->eee
.eee_active
= enable
;
928 static int bcmgenet_get_eee(struct net_device
*dev
, struct ethtool_eee
*e
)
930 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
931 struct ethtool_eee
*p
= &priv
->eee
;
933 if (GENET_IS_V1(priv
))
936 e
->eee_enabled
= p
->eee_enabled
;
937 e
->eee_active
= p
->eee_active
;
938 e
->tx_lpi_timer
= bcmgenet_umac_readl(priv
, UMAC_EEE_LPI_TIMER
);
940 return phy_ethtool_get_eee(dev
->phydev
, e
);
943 static int bcmgenet_set_eee(struct net_device
*dev
, struct ethtool_eee
*e
)
945 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
946 struct ethtool_eee
*p
= &priv
->eee
;
949 if (GENET_IS_V1(priv
))
952 p
->eee_enabled
= e
->eee_enabled
;
954 if (!p
->eee_enabled
) {
955 bcmgenet_eee_enable_set(dev
, false);
957 ret
= phy_init_eee(dev
->phydev
, 0);
959 netif_err(priv
, hw
, dev
, "EEE initialization failed\n");
963 bcmgenet_umac_writel(priv
, e
->tx_lpi_timer
, UMAC_EEE_LPI_TIMER
);
964 bcmgenet_eee_enable_set(dev
, true);
967 return phy_ethtool_set_eee(dev
->phydev
, e
);
970 static int bcmgenet_nway_reset(struct net_device
*dev
)
972 return genphy_restart_aneg(dev
->phydev
);
975 /* standard ethtool support functions. */
976 static struct ethtool_ops bcmgenet_ethtool_ops
= {
977 .get_strings
= bcmgenet_get_strings
,
978 .get_sset_count
= bcmgenet_get_sset_count
,
979 .get_ethtool_stats
= bcmgenet_get_ethtool_stats
,
980 .get_settings
= bcmgenet_get_settings
,
981 .set_settings
= bcmgenet_set_settings
,
982 .get_drvinfo
= bcmgenet_get_drvinfo
,
983 .get_link
= ethtool_op_get_link
,
984 .get_msglevel
= bcmgenet_get_msglevel
,
985 .set_msglevel
= bcmgenet_set_msglevel
,
986 .get_wol
= bcmgenet_get_wol
,
987 .set_wol
= bcmgenet_set_wol
,
988 .get_eee
= bcmgenet_get_eee
,
989 .set_eee
= bcmgenet_set_eee
,
990 .nway_reset
= bcmgenet_nway_reset
,
991 .get_coalesce
= bcmgenet_get_coalesce
,
992 .set_coalesce
= bcmgenet_set_coalesce
,
995 /* Power down the unimac, based on mode. */
996 static int bcmgenet_power_down(struct bcmgenet_priv
*priv
,
997 enum bcmgenet_power_mode mode
)
999 struct net_device
*ndev
= priv
->dev
;
1004 case GENET_POWER_CABLE_SENSE
:
1005 phy_detach(ndev
->phydev
);
1008 case GENET_POWER_WOL_MAGIC
:
1009 ret
= bcmgenet_wol_power_down_cfg(priv
, mode
);
1012 case GENET_POWER_PASSIVE
:
1013 /* Power down LED */
1014 if (priv
->hw_params
->flags
& GENET_HAS_EXT
) {
1015 reg
= bcmgenet_ext_readl(priv
, EXT_EXT_PWR_MGMT
);
1016 reg
|= (EXT_PWR_DOWN_PHY
|
1017 EXT_PWR_DOWN_DLL
| EXT_PWR_DOWN_BIAS
);
1018 bcmgenet_ext_writel(priv
, reg
, EXT_EXT_PWR_MGMT
);
1020 bcmgenet_phy_power_set(priv
->dev
, false);
1030 static void bcmgenet_power_up(struct bcmgenet_priv
*priv
,
1031 enum bcmgenet_power_mode mode
)
1035 if (!(priv
->hw_params
->flags
& GENET_HAS_EXT
))
1038 reg
= bcmgenet_ext_readl(priv
, EXT_EXT_PWR_MGMT
);
1041 case GENET_POWER_PASSIVE
:
1042 reg
&= ~(EXT_PWR_DOWN_DLL
| EXT_PWR_DOWN_PHY
|
1045 case GENET_POWER_CABLE_SENSE
:
1047 reg
|= EXT_PWR_DN_EN_LD
;
1049 case GENET_POWER_WOL_MAGIC
:
1050 bcmgenet_wol_power_up_cfg(priv
, mode
);
1056 bcmgenet_ext_writel(priv
, reg
, EXT_EXT_PWR_MGMT
);
1057 if (mode
== GENET_POWER_PASSIVE
) {
1058 bcmgenet_phy_power_set(priv
->dev
, true);
1059 bcmgenet_mii_reset(priv
->dev
);
1063 /* ioctl handle special commands that are not present in ethtool. */
1064 static int bcmgenet_ioctl(struct net_device
*dev
, struct ifreq
*rq
, int cmd
)
1068 if (!netif_running(dev
))
1078 val
= phy_mii_ioctl(dev
->phydev
, rq
, cmd
);
1089 static struct enet_cb
*bcmgenet_get_txcb(struct bcmgenet_priv
*priv
,
1090 struct bcmgenet_tx_ring
*ring
)
1092 struct enet_cb
*tx_cb_ptr
;
1094 tx_cb_ptr
= ring
->cbs
;
1095 tx_cb_ptr
+= ring
->write_ptr
- ring
->cb_ptr
;
1097 /* Advancing local write pointer */
1098 if (ring
->write_ptr
== ring
->end_ptr
)
1099 ring
->write_ptr
= ring
->cb_ptr
;
1106 /* Simple helper to free a control block's resources */
1107 static void bcmgenet_free_cb(struct enet_cb
*cb
)
1109 dev_kfree_skb_any(cb
->skb
);
1111 dma_unmap_addr_set(cb
, dma_addr
, 0);
1114 static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring
*ring
)
1116 bcmgenet_intrl2_0_writel(ring
->priv
, UMAC_IRQ_RXDMA_DONE
,
1117 INTRL2_CPU_MASK_SET
);
1120 static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring
*ring
)
1122 bcmgenet_intrl2_0_writel(ring
->priv
, UMAC_IRQ_RXDMA_DONE
,
1123 INTRL2_CPU_MASK_CLEAR
);
1126 static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring
*ring
)
1128 bcmgenet_intrl2_1_writel(ring
->priv
,
1129 1 << (UMAC_IRQ1_RX_INTR_SHIFT
+ ring
->index
),
1130 INTRL2_CPU_MASK_SET
);
1133 static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring
*ring
)
1135 bcmgenet_intrl2_1_writel(ring
->priv
,
1136 1 << (UMAC_IRQ1_RX_INTR_SHIFT
+ ring
->index
),
1137 INTRL2_CPU_MASK_CLEAR
);
1140 static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring
*ring
)
1142 bcmgenet_intrl2_0_writel(ring
->priv
, UMAC_IRQ_TXDMA_DONE
,
1143 INTRL2_CPU_MASK_SET
);
1146 static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring
*ring
)
1148 bcmgenet_intrl2_0_writel(ring
->priv
, UMAC_IRQ_TXDMA_DONE
,
1149 INTRL2_CPU_MASK_CLEAR
);
1152 static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring
*ring
)
1154 bcmgenet_intrl2_1_writel(ring
->priv
, 1 << ring
->index
,
1155 INTRL2_CPU_MASK_CLEAR
);
1158 static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring
*ring
)
1160 bcmgenet_intrl2_1_writel(ring
->priv
, 1 << ring
->index
,
1161 INTRL2_CPU_MASK_SET
);
1164 /* Unlocked version of the reclaim routine */
1165 static unsigned int __bcmgenet_tx_reclaim(struct net_device
*dev
,
1166 struct bcmgenet_tx_ring
*ring
)
1168 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
1169 struct enet_cb
*tx_cb_ptr
;
1170 struct netdev_queue
*txq
;
1171 unsigned int pkts_compl
= 0;
1172 unsigned int bytes_compl
= 0;
1173 unsigned int c_index
;
1174 unsigned int txbds_ready
;
1175 unsigned int txbds_processed
= 0;
1177 /* Compute how many buffers are transmitted since last xmit call */
1178 c_index
= bcmgenet_tdma_ring_readl(priv
, ring
->index
, TDMA_CONS_INDEX
);
1179 c_index
&= DMA_C_INDEX_MASK
;
1181 if (likely(c_index
>= ring
->c_index
))
1182 txbds_ready
= c_index
- ring
->c_index
;
1184 txbds_ready
= (DMA_C_INDEX_MASK
+ 1) - ring
->c_index
+ c_index
;
1186 netif_dbg(priv
, tx_done
, dev
,
1187 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1188 __func__
, ring
->index
, ring
->c_index
, c_index
, txbds_ready
);
1190 /* Reclaim transmitted buffers */
1191 while (txbds_processed
< txbds_ready
) {
1192 tx_cb_ptr
= &priv
->tx_cbs
[ring
->clean_ptr
];
1193 if (tx_cb_ptr
->skb
) {
1195 bytes_compl
+= GENET_CB(tx_cb_ptr
->skb
)->bytes_sent
;
1196 dma_unmap_single(&dev
->dev
,
1197 dma_unmap_addr(tx_cb_ptr
, dma_addr
),
1198 dma_unmap_len(tx_cb_ptr
, dma_len
),
1200 bcmgenet_free_cb(tx_cb_ptr
);
1201 } else if (dma_unmap_addr(tx_cb_ptr
, dma_addr
)) {
1202 dma_unmap_page(&dev
->dev
,
1203 dma_unmap_addr(tx_cb_ptr
, dma_addr
),
1204 dma_unmap_len(tx_cb_ptr
, dma_len
),
1206 dma_unmap_addr_set(tx_cb_ptr
, dma_addr
, 0);
1210 if (likely(ring
->clean_ptr
< ring
->end_ptr
))
1213 ring
->clean_ptr
= ring
->cb_ptr
;
1216 ring
->free_bds
+= txbds_processed
;
1217 ring
->c_index
= (ring
->c_index
+ txbds_processed
) & DMA_C_INDEX_MASK
;
1219 dev
->stats
.tx_packets
+= pkts_compl
;
1220 dev
->stats
.tx_bytes
+= bytes_compl
;
1222 txq
= netdev_get_tx_queue(dev
, ring
->queue
);
1223 netdev_tx_completed_queue(txq
, pkts_compl
, bytes_compl
);
1225 if (ring
->free_bds
> (MAX_SKB_FRAGS
+ 1)) {
1226 if (netif_tx_queue_stopped(txq
))
1227 netif_tx_wake_queue(txq
);
1233 static unsigned int bcmgenet_tx_reclaim(struct net_device
*dev
,
1234 struct bcmgenet_tx_ring
*ring
)
1236 unsigned int released
;
1237 unsigned long flags
;
1239 spin_lock_irqsave(&ring
->lock
, flags
);
1240 released
= __bcmgenet_tx_reclaim(dev
, ring
);
1241 spin_unlock_irqrestore(&ring
->lock
, flags
);
1246 static int bcmgenet_tx_poll(struct napi_struct
*napi
, int budget
)
1248 struct bcmgenet_tx_ring
*ring
=
1249 container_of(napi
, struct bcmgenet_tx_ring
, napi
);
1250 unsigned int work_done
= 0;
1252 work_done
= bcmgenet_tx_reclaim(ring
->priv
->dev
, ring
);
1254 if (work_done
== 0) {
1255 napi_complete(napi
);
1256 ring
->int_enable(ring
);
1264 static void bcmgenet_tx_reclaim_all(struct net_device
*dev
)
1266 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
1269 if (netif_is_multiqueue(dev
)) {
1270 for (i
= 0; i
< priv
->hw_params
->tx_queues
; i
++)
1271 bcmgenet_tx_reclaim(dev
, &priv
->tx_rings
[i
]);
1274 bcmgenet_tx_reclaim(dev
, &priv
->tx_rings
[DESC_INDEX
]);
1277 /* Transmits a single SKB (either head of a fragment or a single SKB)
1278 * caller must hold priv->lock
1280 static int bcmgenet_xmit_single(struct net_device
*dev
,
1281 struct sk_buff
*skb
,
1283 struct bcmgenet_tx_ring
*ring
)
1285 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
1286 struct device
*kdev
= &priv
->pdev
->dev
;
1287 struct enet_cb
*tx_cb_ptr
;
1288 unsigned int skb_len
;
1293 tx_cb_ptr
= bcmgenet_get_txcb(priv
, ring
);
1295 if (unlikely(!tx_cb_ptr
))
1298 tx_cb_ptr
->skb
= skb
;
1300 skb_len
= skb_headlen(skb
);
1302 mapping
= dma_map_single(kdev
, skb
->data
, skb_len
, DMA_TO_DEVICE
);
1303 ret
= dma_mapping_error(kdev
, mapping
);
1305 priv
->mib
.tx_dma_failed
++;
1306 netif_err(priv
, tx_err
, dev
, "Tx DMA map failed\n");
1311 dma_unmap_addr_set(tx_cb_ptr
, dma_addr
, mapping
);
1312 dma_unmap_len_set(tx_cb_ptr
, dma_len
, skb_len
);
1313 length_status
= (skb_len
<< DMA_BUFLENGTH_SHIFT
) | dma_desc_flags
|
1314 (priv
->hw_params
->qtag_mask
<< DMA_TX_QTAG_SHIFT
) |
1317 if (skb
->ip_summed
== CHECKSUM_PARTIAL
)
1318 length_status
|= DMA_TX_DO_CSUM
;
1320 dmadesc_set(priv
, tx_cb_ptr
->bd_addr
, mapping
, length_status
);
1325 /* Transmit a SKB fragment */
1326 static int bcmgenet_xmit_frag(struct net_device
*dev
,
1329 struct bcmgenet_tx_ring
*ring
)
1331 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
1332 struct device
*kdev
= &priv
->pdev
->dev
;
1333 struct enet_cb
*tx_cb_ptr
;
1334 unsigned int frag_size
;
1338 tx_cb_ptr
= bcmgenet_get_txcb(priv
, ring
);
1340 if (unlikely(!tx_cb_ptr
))
1343 tx_cb_ptr
->skb
= NULL
;
1345 frag_size
= skb_frag_size(frag
);
1347 mapping
= skb_frag_dma_map(kdev
, frag
, 0, frag_size
, DMA_TO_DEVICE
);
1348 ret
= dma_mapping_error(kdev
, mapping
);
1350 priv
->mib
.tx_dma_failed
++;
1351 netif_err(priv
, tx_err
, dev
, "%s: Tx DMA map failed\n",
1356 dma_unmap_addr_set(tx_cb_ptr
, dma_addr
, mapping
);
1357 dma_unmap_len_set(tx_cb_ptr
, dma_len
, frag_size
);
1359 dmadesc_set(priv
, tx_cb_ptr
->bd_addr
, mapping
,
1360 (frag_size
<< DMA_BUFLENGTH_SHIFT
) | dma_desc_flags
|
1361 (priv
->hw_params
->qtag_mask
<< DMA_TX_QTAG_SHIFT
));
1366 /* Reallocate the SKB to put enough headroom in front of it and insert
1367 * the transmit checksum offsets in the descriptors
1369 static struct sk_buff
*bcmgenet_put_tx_csum(struct net_device
*dev
,
1370 struct sk_buff
*skb
)
1372 struct status_64
*status
= NULL
;
1373 struct sk_buff
*new_skb
;
1379 if (unlikely(skb_headroom(skb
) < sizeof(*status
))) {
1380 /* If 64 byte status block enabled, must make sure skb has
1381 * enough headroom for us to insert 64B status block.
1383 new_skb
= skb_realloc_headroom(skb
, sizeof(*status
));
1386 dev
->stats
.tx_dropped
++;
1392 skb_push(skb
, sizeof(*status
));
1393 status
= (struct status_64
*)skb
->data
;
1395 if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
1396 ip_ver
= htons(skb
->protocol
);
1399 ip_proto
= ip_hdr(skb
)->protocol
;
1402 ip_proto
= ipv6_hdr(skb
)->nexthdr
;
1408 offset
= skb_checksum_start_offset(skb
) - sizeof(*status
);
1409 tx_csum_info
= (offset
<< STATUS_TX_CSUM_START_SHIFT
) |
1410 (offset
+ skb
->csum_offset
);
1412 /* Set the length valid bit for TCP and UDP and just set
1413 * the special UDP flag for IPv4, else just set to 0.
1415 if (ip_proto
== IPPROTO_TCP
|| ip_proto
== IPPROTO_UDP
) {
1416 tx_csum_info
|= STATUS_TX_CSUM_LV
;
1417 if (ip_proto
== IPPROTO_UDP
&& ip_ver
== ETH_P_IP
)
1418 tx_csum_info
|= STATUS_TX_CSUM_PROTO_UDP
;
1423 status
->tx_csum_info
= tx_csum_info
;
1429 static netdev_tx_t
bcmgenet_xmit(struct sk_buff
*skb
, struct net_device
*dev
)
1431 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
1432 struct bcmgenet_tx_ring
*ring
= NULL
;
1433 struct netdev_queue
*txq
;
1434 unsigned long flags
= 0;
1435 int nr_frags
, index
;
1440 index
= skb_get_queue_mapping(skb
);
1441 /* Mapping strategy:
1442 * queue_mapping = 0, unclassified, packet xmited through ring16
1443 * queue_mapping = 1, goes to ring 0. (highest priority queue
1444 * queue_mapping = 2, goes to ring 1.
1445 * queue_mapping = 3, goes to ring 2.
1446 * queue_mapping = 4, goes to ring 3.
1453 ring
= &priv
->tx_rings
[index
];
1454 txq
= netdev_get_tx_queue(dev
, ring
->queue
);
1456 nr_frags
= skb_shinfo(skb
)->nr_frags
;
1458 spin_lock_irqsave(&ring
->lock
, flags
);
1459 if (ring
->free_bds
<= (nr_frags
+ 1)) {
1460 if (!netif_tx_queue_stopped(txq
)) {
1461 netif_tx_stop_queue(txq
);
1463 "%s: tx ring %d full when queue %d awake\n",
1464 __func__
, index
, ring
->queue
);
1466 ret
= NETDEV_TX_BUSY
;
1470 if (skb_padto(skb
, ETH_ZLEN
)) {
1475 /* Retain how many bytes will be sent on the wire, without TSB inserted
1476 * by transmit checksum offload
1478 GENET_CB(skb
)->bytes_sent
= skb
->len
;
1480 /* set the SKB transmit checksum */
1481 if (priv
->desc_64b_en
) {
1482 skb
= bcmgenet_put_tx_csum(dev
, skb
);
1489 dma_desc_flags
= DMA_SOP
;
1491 dma_desc_flags
|= DMA_EOP
;
1493 /* Transmit single SKB or head of fragment list */
1494 ret
= bcmgenet_xmit_single(dev
, skb
, dma_desc_flags
, ring
);
1501 for (i
= 0; i
< nr_frags
; i
++) {
1502 ret
= bcmgenet_xmit_frag(dev
,
1503 &skb_shinfo(skb
)->frags
[i
],
1504 (i
== nr_frags
- 1) ? DMA_EOP
: 0,
1512 skb_tx_timestamp(skb
);
1514 /* Decrement total BD count and advance our write pointer */
1515 ring
->free_bds
-= nr_frags
+ 1;
1516 ring
->prod_index
+= nr_frags
+ 1;
1517 ring
->prod_index
&= DMA_P_INDEX_MASK
;
1519 netdev_tx_sent_queue(txq
, GENET_CB(skb
)->bytes_sent
);
1521 if (ring
->free_bds
<= (MAX_SKB_FRAGS
+ 1))
1522 netif_tx_stop_queue(txq
);
1524 if (!skb
->xmit_more
|| netif_xmit_stopped(txq
))
1525 /* Packets are ready, update producer index */
1526 bcmgenet_tdma_ring_writel(priv
, ring
->index
,
1527 ring
->prod_index
, TDMA_PROD_INDEX
);
1529 spin_unlock_irqrestore(&ring
->lock
, flags
);
1534 static struct sk_buff
*bcmgenet_rx_refill(struct bcmgenet_priv
*priv
,
1537 struct device
*kdev
= &priv
->pdev
->dev
;
1538 struct sk_buff
*skb
;
1539 struct sk_buff
*rx_skb
;
1542 /* Allocate a new Rx skb */
1543 skb
= netdev_alloc_skb(priv
->dev
, priv
->rx_buf_len
+ SKB_ALIGNMENT
);
1545 priv
->mib
.alloc_rx_buff_failed
++;
1546 netif_err(priv
, rx_err
, priv
->dev
,
1547 "%s: Rx skb allocation failed\n", __func__
);
1551 /* DMA-map the new Rx skb */
1552 mapping
= dma_map_single(kdev
, skb
->data
, priv
->rx_buf_len
,
1554 if (dma_mapping_error(kdev
, mapping
)) {
1555 priv
->mib
.rx_dma_failed
++;
1556 dev_kfree_skb_any(skb
);
1557 netif_err(priv
, rx_err
, priv
->dev
,
1558 "%s: Rx skb DMA mapping failed\n", __func__
);
1562 /* Grab the current Rx skb from the ring and DMA-unmap it */
1565 dma_unmap_single(kdev
, dma_unmap_addr(cb
, dma_addr
),
1566 priv
->rx_buf_len
, DMA_FROM_DEVICE
);
1568 /* Put the new Rx skb on the ring */
1570 dma_unmap_addr_set(cb
, dma_addr
, mapping
);
1571 dmadesc_set_addr(priv
, cb
->bd_addr
, mapping
);
1573 /* Return the current Rx skb to caller */
1577 /* bcmgenet_desc_rx - descriptor based rx process.
1578 * this could be called from bottom half, or from NAPI polling method.
1580 static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring
*ring
,
1581 unsigned int budget
)
1583 struct bcmgenet_priv
*priv
= ring
->priv
;
1584 struct net_device
*dev
= priv
->dev
;
1586 struct sk_buff
*skb
;
1587 u32 dma_length_status
;
1588 unsigned long dma_flag
;
1590 unsigned int rxpktprocessed
= 0, rxpkttoprocess
;
1591 unsigned int p_index
;
1592 unsigned int discards
;
1593 unsigned int chksum_ok
= 0;
1595 p_index
= bcmgenet_rdma_ring_readl(priv
, ring
->index
, RDMA_PROD_INDEX
);
1597 discards
= (p_index
>> DMA_P_INDEX_DISCARD_CNT_SHIFT
) &
1598 DMA_P_INDEX_DISCARD_CNT_MASK
;
1599 if (discards
> ring
->old_discards
) {
1600 discards
= discards
- ring
->old_discards
;
1601 dev
->stats
.rx_missed_errors
+= discards
;
1602 dev
->stats
.rx_errors
+= discards
;
1603 ring
->old_discards
+= discards
;
1605 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1606 if (ring
->old_discards
>= 0xC000) {
1607 ring
->old_discards
= 0;
1608 bcmgenet_rdma_ring_writel(priv
, ring
->index
, 0,
1613 p_index
&= DMA_P_INDEX_MASK
;
1615 if (likely(p_index
>= ring
->c_index
))
1616 rxpkttoprocess
= p_index
- ring
->c_index
;
1618 rxpkttoprocess
= (DMA_C_INDEX_MASK
+ 1) - ring
->c_index
+
1621 netif_dbg(priv
, rx_status
, dev
,
1622 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess
);
1624 while ((rxpktprocessed
< rxpkttoprocess
) &&
1625 (rxpktprocessed
< budget
)) {
1626 cb
= &priv
->rx_cbs
[ring
->read_ptr
];
1627 skb
= bcmgenet_rx_refill(priv
, cb
);
1629 if (unlikely(!skb
)) {
1630 dev
->stats
.rx_dropped
++;
1634 if (!priv
->desc_64b_en
) {
1636 dmadesc_get_length_status(priv
, cb
->bd_addr
);
1638 struct status_64
*status
;
1640 status
= (struct status_64
*)skb
->data
;
1641 dma_length_status
= status
->length_status
;
1644 /* DMA flags and length are still valid no matter how
1645 * we got the Receive Status Vector (64B RSB or register)
1647 dma_flag
= dma_length_status
& 0xffff;
1648 len
= dma_length_status
>> DMA_BUFLENGTH_SHIFT
;
1650 netif_dbg(priv
, rx_status
, dev
,
1651 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
1652 __func__
, p_index
, ring
->c_index
,
1653 ring
->read_ptr
, dma_length_status
);
1655 if (unlikely(!(dma_flag
& DMA_EOP
) || !(dma_flag
& DMA_SOP
))) {
1656 netif_err(priv
, rx_status
, dev
,
1657 "dropping fragmented packet!\n");
1658 dev
->stats
.rx_errors
++;
1659 dev_kfree_skb_any(skb
);
1664 if (unlikely(dma_flag
& (DMA_RX_CRC_ERROR
|
1669 netif_err(priv
, rx_status
, dev
, "dma_flag=0x%x\n",
1670 (unsigned int)dma_flag
);
1671 if (dma_flag
& DMA_RX_CRC_ERROR
)
1672 dev
->stats
.rx_crc_errors
++;
1673 if (dma_flag
& DMA_RX_OV
)
1674 dev
->stats
.rx_over_errors
++;
1675 if (dma_flag
& DMA_RX_NO
)
1676 dev
->stats
.rx_frame_errors
++;
1677 if (dma_flag
& DMA_RX_LG
)
1678 dev
->stats
.rx_length_errors
++;
1679 dev
->stats
.rx_errors
++;
1680 dev_kfree_skb_any(skb
);
1682 } /* error packet */
1684 chksum_ok
= (dma_flag
& priv
->dma_rx_chk_bit
) &&
1685 priv
->desc_rxchk_en
;
1688 if (priv
->desc_64b_en
) {
1693 if (likely(chksum_ok
))
1694 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
1696 /* remove hardware 2bytes added for IP alignment */
1700 if (priv
->crc_fwd_en
) {
1701 skb_trim(skb
, len
- ETH_FCS_LEN
);
1705 /*Finish setting up the received SKB and send it to the kernel*/
1706 skb
->protocol
= eth_type_trans(skb
, priv
->dev
);
1707 dev
->stats
.rx_packets
++;
1708 dev
->stats
.rx_bytes
+= len
;
1709 if (dma_flag
& DMA_RX_MULT
)
1710 dev
->stats
.multicast
++;
1713 napi_gro_receive(&ring
->napi
, skb
);
1714 netif_dbg(priv
, rx_status
, dev
, "pushed up to kernel\n");
1718 if (likely(ring
->read_ptr
< ring
->end_ptr
))
1721 ring
->read_ptr
= ring
->cb_ptr
;
1723 ring
->c_index
= (ring
->c_index
+ 1) & DMA_C_INDEX_MASK
;
1724 bcmgenet_rdma_ring_writel(priv
, ring
->index
, ring
->c_index
, RDMA_CONS_INDEX
);
1727 return rxpktprocessed
;
1730 /* Rx NAPI polling method */
1731 static int bcmgenet_rx_poll(struct napi_struct
*napi
, int budget
)
1733 struct bcmgenet_rx_ring
*ring
= container_of(napi
,
1734 struct bcmgenet_rx_ring
, napi
);
1735 unsigned int work_done
;
1737 work_done
= bcmgenet_desc_rx(ring
, budget
);
1739 if (work_done
< budget
) {
1740 napi_complete_done(napi
, work_done
);
1741 ring
->int_enable(ring
);
1747 /* Assign skb to RX DMA descriptor. */
1748 static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv
*priv
,
1749 struct bcmgenet_rx_ring
*ring
)
1752 struct sk_buff
*skb
;
1755 netif_dbg(priv
, hw
, priv
->dev
, "%s\n", __func__
);
1757 /* loop here for each buffer needing assign */
1758 for (i
= 0; i
< ring
->size
; i
++) {
1760 skb
= bcmgenet_rx_refill(priv
, cb
);
1762 dev_kfree_skb_any(skb
);
1770 static void bcmgenet_free_rx_buffers(struct bcmgenet_priv
*priv
)
1775 for (i
= 0; i
< priv
->num_rx_bds
; i
++) {
1776 cb
= &priv
->rx_cbs
[i
];
1778 if (dma_unmap_addr(cb
, dma_addr
)) {
1779 dma_unmap_single(&priv
->dev
->dev
,
1780 dma_unmap_addr(cb
, dma_addr
),
1781 priv
->rx_buf_len
, DMA_FROM_DEVICE
);
1782 dma_unmap_addr_set(cb
, dma_addr
, 0);
1786 bcmgenet_free_cb(cb
);
1790 static void umac_enable_set(struct bcmgenet_priv
*priv
, u32 mask
, bool enable
)
1794 reg
= bcmgenet_umac_readl(priv
, UMAC_CMD
);
1799 bcmgenet_umac_writel(priv
, reg
, UMAC_CMD
);
1801 /* UniMAC stops on a packet boundary, wait for a full-size packet
1805 usleep_range(1000, 2000);
1808 static int reset_umac(struct bcmgenet_priv
*priv
)
1810 struct device
*kdev
= &priv
->pdev
->dev
;
1811 unsigned int timeout
= 0;
1814 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1815 bcmgenet_rbuf_ctrl_set(priv
, 0);
1818 /* disable MAC while updating its registers */
1819 bcmgenet_umac_writel(priv
, 0, UMAC_CMD
);
1821 /* issue soft reset, wait for it to complete */
1822 bcmgenet_umac_writel(priv
, CMD_SW_RESET
, UMAC_CMD
);
1823 while (timeout
++ < 1000) {
1824 reg
= bcmgenet_umac_readl(priv
, UMAC_CMD
);
1825 if (!(reg
& CMD_SW_RESET
))
1831 if (timeout
== 1000) {
1833 "timeout waiting for MAC to come out of reset\n");
1840 static void bcmgenet_intr_disable(struct bcmgenet_priv
*priv
)
1842 /* Mask all interrupts.*/
1843 bcmgenet_intrl2_0_writel(priv
, 0xFFFFFFFF, INTRL2_CPU_MASK_SET
);
1844 bcmgenet_intrl2_0_writel(priv
, 0xFFFFFFFF, INTRL2_CPU_CLEAR
);
1845 bcmgenet_intrl2_0_writel(priv
, 0, INTRL2_CPU_MASK_CLEAR
);
1846 bcmgenet_intrl2_1_writel(priv
, 0xFFFFFFFF, INTRL2_CPU_MASK_SET
);
1847 bcmgenet_intrl2_1_writel(priv
, 0xFFFFFFFF, INTRL2_CPU_CLEAR
);
1848 bcmgenet_intrl2_1_writel(priv
, 0, INTRL2_CPU_MASK_CLEAR
);
1851 static void bcmgenet_link_intr_enable(struct bcmgenet_priv
*priv
)
1853 u32 int0_enable
= 0;
1855 /* Monitor cable plug/unplugged event for internal PHY, external PHY
1858 if (priv
->internal_phy
) {
1859 int0_enable
|= UMAC_IRQ_LINK_EVENT
;
1860 } else if (priv
->ext_phy
) {
1861 int0_enable
|= UMAC_IRQ_LINK_EVENT
;
1862 } else if (priv
->phy_interface
== PHY_INTERFACE_MODE_MOCA
) {
1863 if (priv
->hw_params
->flags
& GENET_HAS_MOCA_LINK_DET
)
1864 int0_enable
|= UMAC_IRQ_LINK_EVENT
;
1866 bcmgenet_intrl2_0_writel(priv
, int0_enable
, INTRL2_CPU_MASK_CLEAR
);
1869 static int init_umac(struct bcmgenet_priv
*priv
)
1871 struct device
*kdev
= &priv
->pdev
->dev
;
1874 u32 int0_enable
= 0;
1875 u32 int1_enable
= 0;
1878 dev_dbg(&priv
->pdev
->dev
, "bcmgenet: init_umac\n");
1880 ret
= reset_umac(priv
);
1884 bcmgenet_umac_writel(priv
, 0, UMAC_CMD
);
1885 /* clear tx/rx counter */
1886 bcmgenet_umac_writel(priv
,
1887 MIB_RESET_RX
| MIB_RESET_TX
| MIB_RESET_RUNT
,
1889 bcmgenet_umac_writel(priv
, 0, UMAC_MIB_CTRL
);
1891 bcmgenet_umac_writel(priv
, ENET_MAX_MTU_SIZE
, UMAC_MAX_FRAME_LEN
);
1893 /* init rx registers, enable ip header optimization */
1894 reg
= bcmgenet_rbuf_readl(priv
, RBUF_CTRL
);
1895 reg
|= RBUF_ALIGN_2B
;
1896 bcmgenet_rbuf_writel(priv
, reg
, RBUF_CTRL
);
1898 if (!GENET_IS_V1(priv
) && !GENET_IS_V2(priv
))
1899 bcmgenet_rbuf_writel(priv
, 1, RBUF_TBUF_SIZE_CTRL
);
1901 bcmgenet_intr_disable(priv
);
1903 /* Enable Rx default queue 16 interrupts */
1904 int0_enable
|= UMAC_IRQ_RXDMA_DONE
;
1906 /* Enable Tx default queue 16 interrupts */
1907 int0_enable
|= UMAC_IRQ_TXDMA_DONE
;
1909 /* Configure backpressure vectors for MoCA */
1910 if (priv
->phy_interface
== PHY_INTERFACE_MODE_MOCA
) {
1911 reg
= bcmgenet_bp_mc_get(priv
);
1912 reg
|= BIT(priv
->hw_params
->bp_in_en_shift
);
1914 /* bp_mask: back pressure mask */
1915 if (netif_is_multiqueue(priv
->dev
))
1916 reg
|= priv
->hw_params
->bp_in_mask
;
1918 reg
&= ~priv
->hw_params
->bp_in_mask
;
1919 bcmgenet_bp_mc_set(priv
, reg
);
1922 /* Enable MDIO interrupts on GENET v3+ */
1923 if (priv
->hw_params
->flags
& GENET_HAS_MDIO_INTR
)
1924 int0_enable
|= (UMAC_IRQ_MDIO_DONE
| UMAC_IRQ_MDIO_ERROR
);
1926 /* Enable Rx priority queue interrupts */
1927 for (i
= 0; i
< priv
->hw_params
->rx_queues
; ++i
)
1928 int1_enable
|= (1 << (UMAC_IRQ1_RX_INTR_SHIFT
+ i
));
1930 /* Enable Tx priority queue interrupts */
1931 for (i
= 0; i
< priv
->hw_params
->tx_queues
; ++i
)
1932 int1_enable
|= (1 << i
);
1934 bcmgenet_intrl2_0_writel(priv
, int0_enable
, INTRL2_CPU_MASK_CLEAR
);
1935 bcmgenet_intrl2_1_writel(priv
, int1_enable
, INTRL2_CPU_MASK_CLEAR
);
1937 /* Enable rx/tx engine.*/
1938 dev_dbg(kdev
, "done init umac\n");
1943 /* Initialize a Tx ring along with corresponding hardware registers */
1944 static void bcmgenet_init_tx_ring(struct bcmgenet_priv
*priv
,
1945 unsigned int index
, unsigned int size
,
1946 unsigned int start_ptr
, unsigned int end_ptr
)
1948 struct bcmgenet_tx_ring
*ring
= &priv
->tx_rings
[index
];
1949 u32 words_per_bd
= WORDS_PER_BD(priv
);
1950 u32 flow_period_val
= 0;
1952 spin_lock_init(&ring
->lock
);
1954 ring
->index
= index
;
1955 if (index
== DESC_INDEX
) {
1957 ring
->int_enable
= bcmgenet_tx_ring16_int_enable
;
1958 ring
->int_disable
= bcmgenet_tx_ring16_int_disable
;
1960 ring
->queue
= index
+ 1;
1961 ring
->int_enable
= bcmgenet_tx_ring_int_enable
;
1962 ring
->int_disable
= bcmgenet_tx_ring_int_disable
;
1964 ring
->cbs
= priv
->tx_cbs
+ start_ptr
;
1966 ring
->clean_ptr
= start_ptr
;
1968 ring
->free_bds
= size
;
1969 ring
->write_ptr
= start_ptr
;
1970 ring
->cb_ptr
= start_ptr
;
1971 ring
->end_ptr
= end_ptr
- 1;
1972 ring
->prod_index
= 0;
1974 /* Set flow period for ring != 16 */
1975 if (index
!= DESC_INDEX
)
1976 flow_period_val
= ENET_MAX_MTU_SIZE
<< 16;
1978 bcmgenet_tdma_ring_writel(priv
, index
, 0, TDMA_PROD_INDEX
);
1979 bcmgenet_tdma_ring_writel(priv
, index
, 0, TDMA_CONS_INDEX
);
1980 bcmgenet_tdma_ring_writel(priv
, index
, 1, DMA_MBUF_DONE_THRESH
);
1981 /* Disable rate control for now */
1982 bcmgenet_tdma_ring_writel(priv
, index
, flow_period_val
,
1984 bcmgenet_tdma_ring_writel(priv
, index
,
1985 ((size
<< DMA_RING_SIZE_SHIFT
) |
1986 RX_BUF_LENGTH
), DMA_RING_BUF_SIZE
);
1988 /* Set start and end address, read and write pointers */
1989 bcmgenet_tdma_ring_writel(priv
, index
, start_ptr
* words_per_bd
,
1991 bcmgenet_tdma_ring_writel(priv
, index
, start_ptr
* words_per_bd
,
1993 bcmgenet_tdma_ring_writel(priv
, index
, start_ptr
* words_per_bd
,
1995 bcmgenet_tdma_ring_writel(priv
, index
, end_ptr
* words_per_bd
- 1,
1999 /* Initialize a RDMA ring */
2000 static int bcmgenet_init_rx_ring(struct bcmgenet_priv
*priv
,
2001 unsigned int index
, unsigned int size
,
2002 unsigned int start_ptr
, unsigned int end_ptr
)
2004 struct bcmgenet_rx_ring
*ring
= &priv
->rx_rings
[index
];
2005 u32 words_per_bd
= WORDS_PER_BD(priv
);
2009 ring
->index
= index
;
2010 if (index
== DESC_INDEX
) {
2011 ring
->int_enable
= bcmgenet_rx_ring16_int_enable
;
2012 ring
->int_disable
= bcmgenet_rx_ring16_int_disable
;
2014 ring
->int_enable
= bcmgenet_rx_ring_int_enable
;
2015 ring
->int_disable
= bcmgenet_rx_ring_int_disable
;
2017 ring
->cbs
= priv
->rx_cbs
+ start_ptr
;
2020 ring
->read_ptr
= start_ptr
;
2021 ring
->cb_ptr
= start_ptr
;
2022 ring
->end_ptr
= end_ptr
- 1;
2024 ret
= bcmgenet_alloc_rx_buffers(priv
, ring
);
2028 bcmgenet_rdma_ring_writel(priv
, index
, 0, RDMA_PROD_INDEX
);
2029 bcmgenet_rdma_ring_writel(priv
, index
, 0, RDMA_CONS_INDEX
);
2030 bcmgenet_rdma_ring_writel(priv
, index
, 1, DMA_MBUF_DONE_THRESH
);
2031 bcmgenet_rdma_ring_writel(priv
, index
,
2032 ((size
<< DMA_RING_SIZE_SHIFT
) |
2033 RX_BUF_LENGTH
), DMA_RING_BUF_SIZE
);
2034 bcmgenet_rdma_ring_writel(priv
, index
,
2035 (DMA_FC_THRESH_LO
<<
2036 DMA_XOFF_THRESHOLD_SHIFT
) |
2037 DMA_FC_THRESH_HI
, RDMA_XON_XOFF_THRESH
);
2039 /* Set start and end address, read and write pointers */
2040 bcmgenet_rdma_ring_writel(priv
, index
, start_ptr
* words_per_bd
,
2042 bcmgenet_rdma_ring_writel(priv
, index
, start_ptr
* words_per_bd
,
2044 bcmgenet_rdma_ring_writel(priv
, index
, start_ptr
* words_per_bd
,
2046 bcmgenet_rdma_ring_writel(priv
, index
, end_ptr
* words_per_bd
- 1,
2052 static void bcmgenet_init_tx_napi(struct bcmgenet_priv
*priv
)
2055 struct bcmgenet_tx_ring
*ring
;
2057 for (i
= 0; i
< priv
->hw_params
->tx_queues
; ++i
) {
2058 ring
= &priv
->tx_rings
[i
];
2059 netif_tx_napi_add(priv
->dev
, &ring
->napi
, bcmgenet_tx_poll
, 64);
2062 ring
= &priv
->tx_rings
[DESC_INDEX
];
2063 netif_tx_napi_add(priv
->dev
, &ring
->napi
, bcmgenet_tx_poll
, 64);
2066 static void bcmgenet_enable_tx_napi(struct bcmgenet_priv
*priv
)
2069 struct bcmgenet_tx_ring
*ring
;
2071 for (i
= 0; i
< priv
->hw_params
->tx_queues
; ++i
) {
2072 ring
= &priv
->tx_rings
[i
];
2073 napi_enable(&ring
->napi
);
2076 ring
= &priv
->tx_rings
[DESC_INDEX
];
2077 napi_enable(&ring
->napi
);
2080 static void bcmgenet_disable_tx_napi(struct bcmgenet_priv
*priv
)
2083 struct bcmgenet_tx_ring
*ring
;
2085 for (i
= 0; i
< priv
->hw_params
->tx_queues
; ++i
) {
2086 ring
= &priv
->tx_rings
[i
];
2087 napi_disable(&ring
->napi
);
2090 ring
= &priv
->tx_rings
[DESC_INDEX
];
2091 napi_disable(&ring
->napi
);
2094 static void bcmgenet_fini_tx_napi(struct bcmgenet_priv
*priv
)
2097 struct bcmgenet_tx_ring
*ring
;
2099 for (i
= 0; i
< priv
->hw_params
->tx_queues
; ++i
) {
2100 ring
= &priv
->tx_rings
[i
];
2101 netif_napi_del(&ring
->napi
);
2104 ring
= &priv
->tx_rings
[DESC_INDEX
];
2105 netif_napi_del(&ring
->napi
);
2108 /* Initialize Tx queues
2110 * Queues 0-3 are priority-based, each one has 32 descriptors,
2111 * with queue 0 being the highest priority queue.
2113 * Queue 16 is the default Tx queue with
2114 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
2116 * The transmit control block pool is then partitioned as follows:
2117 * - Tx queue 0 uses tx_cbs[0..31]
2118 * - Tx queue 1 uses tx_cbs[32..63]
2119 * - Tx queue 2 uses tx_cbs[64..95]
2120 * - Tx queue 3 uses tx_cbs[96..127]
2121 * - Tx queue 16 uses tx_cbs[128..255]
2123 static void bcmgenet_init_tx_queues(struct net_device
*dev
)
2125 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
2127 u32 dma_ctrl
, ring_cfg
;
2128 u32 dma_priority
[3] = {0, 0, 0};
2130 dma_ctrl
= bcmgenet_tdma_readl(priv
, DMA_CTRL
);
2131 dma_enable
= dma_ctrl
& DMA_EN
;
2132 dma_ctrl
&= ~DMA_EN
;
2133 bcmgenet_tdma_writel(priv
, dma_ctrl
, DMA_CTRL
);
2138 /* Enable strict priority arbiter mode */
2139 bcmgenet_tdma_writel(priv
, DMA_ARBITER_SP
, DMA_ARB_CTRL
);
2141 /* Initialize Tx priority queues */
2142 for (i
= 0; i
< priv
->hw_params
->tx_queues
; i
++) {
2143 bcmgenet_init_tx_ring(priv
, i
, priv
->hw_params
->tx_bds_per_q
,
2144 i
* priv
->hw_params
->tx_bds_per_q
,
2145 (i
+ 1) * priv
->hw_params
->tx_bds_per_q
);
2146 ring_cfg
|= (1 << i
);
2147 dma_ctrl
|= (1 << (i
+ DMA_RING_BUF_EN_SHIFT
));
2148 dma_priority
[DMA_PRIO_REG_INDEX(i
)] |=
2149 ((GENET_Q0_PRIORITY
+ i
) << DMA_PRIO_REG_SHIFT(i
));
2152 /* Initialize Tx default queue 16 */
2153 bcmgenet_init_tx_ring(priv
, DESC_INDEX
, GENET_Q16_TX_BD_CNT
,
2154 priv
->hw_params
->tx_queues
*
2155 priv
->hw_params
->tx_bds_per_q
,
2157 ring_cfg
|= (1 << DESC_INDEX
);
2158 dma_ctrl
|= (1 << (DESC_INDEX
+ DMA_RING_BUF_EN_SHIFT
));
2159 dma_priority
[DMA_PRIO_REG_INDEX(DESC_INDEX
)] |=
2160 ((GENET_Q0_PRIORITY
+ priv
->hw_params
->tx_queues
) <<
2161 DMA_PRIO_REG_SHIFT(DESC_INDEX
));
2163 /* Set Tx queue priorities */
2164 bcmgenet_tdma_writel(priv
, dma_priority
[0], DMA_PRIORITY_0
);
2165 bcmgenet_tdma_writel(priv
, dma_priority
[1], DMA_PRIORITY_1
);
2166 bcmgenet_tdma_writel(priv
, dma_priority
[2], DMA_PRIORITY_2
);
2168 /* Initialize Tx NAPI */
2169 bcmgenet_init_tx_napi(priv
);
2171 /* Enable Tx queues */
2172 bcmgenet_tdma_writel(priv
, ring_cfg
, DMA_RING_CFG
);
2177 bcmgenet_tdma_writel(priv
, dma_ctrl
, DMA_CTRL
);
2180 static void bcmgenet_init_rx_napi(struct bcmgenet_priv
*priv
)
2183 struct bcmgenet_rx_ring
*ring
;
2185 for (i
= 0; i
< priv
->hw_params
->rx_queues
; ++i
) {
2186 ring
= &priv
->rx_rings
[i
];
2187 netif_napi_add(priv
->dev
, &ring
->napi
, bcmgenet_rx_poll
, 64);
2190 ring
= &priv
->rx_rings
[DESC_INDEX
];
2191 netif_napi_add(priv
->dev
, &ring
->napi
, bcmgenet_rx_poll
, 64);
2194 static void bcmgenet_enable_rx_napi(struct bcmgenet_priv
*priv
)
2197 struct bcmgenet_rx_ring
*ring
;
2199 for (i
= 0; i
< priv
->hw_params
->rx_queues
; ++i
) {
2200 ring
= &priv
->rx_rings
[i
];
2201 napi_enable(&ring
->napi
);
2204 ring
= &priv
->rx_rings
[DESC_INDEX
];
2205 napi_enable(&ring
->napi
);
2208 static void bcmgenet_disable_rx_napi(struct bcmgenet_priv
*priv
)
2211 struct bcmgenet_rx_ring
*ring
;
2213 for (i
= 0; i
< priv
->hw_params
->rx_queues
; ++i
) {
2214 ring
= &priv
->rx_rings
[i
];
2215 napi_disable(&ring
->napi
);
2218 ring
= &priv
->rx_rings
[DESC_INDEX
];
2219 napi_disable(&ring
->napi
);
2222 static void bcmgenet_fini_rx_napi(struct bcmgenet_priv
*priv
)
2225 struct bcmgenet_rx_ring
*ring
;
2227 for (i
= 0; i
< priv
->hw_params
->rx_queues
; ++i
) {
2228 ring
= &priv
->rx_rings
[i
];
2229 netif_napi_del(&ring
->napi
);
2232 ring
= &priv
->rx_rings
[DESC_INDEX
];
2233 netif_napi_del(&ring
->napi
);
2236 /* Initialize Rx queues
2238 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2239 * used to direct traffic to these queues.
2241 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2243 static int bcmgenet_init_rx_queues(struct net_device
*dev
)
2245 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
2252 dma_ctrl
= bcmgenet_rdma_readl(priv
, DMA_CTRL
);
2253 dma_enable
= dma_ctrl
& DMA_EN
;
2254 dma_ctrl
&= ~DMA_EN
;
2255 bcmgenet_rdma_writel(priv
, dma_ctrl
, DMA_CTRL
);
2260 /* Initialize Rx priority queues */
2261 for (i
= 0; i
< priv
->hw_params
->rx_queues
; i
++) {
2262 ret
= bcmgenet_init_rx_ring(priv
, i
,
2263 priv
->hw_params
->rx_bds_per_q
,
2264 i
* priv
->hw_params
->rx_bds_per_q
,
2266 priv
->hw_params
->rx_bds_per_q
);
2270 ring_cfg
|= (1 << i
);
2271 dma_ctrl
|= (1 << (i
+ DMA_RING_BUF_EN_SHIFT
));
2274 /* Initialize Rx default queue 16 */
2275 ret
= bcmgenet_init_rx_ring(priv
, DESC_INDEX
, GENET_Q16_RX_BD_CNT
,
2276 priv
->hw_params
->rx_queues
*
2277 priv
->hw_params
->rx_bds_per_q
,
2282 ring_cfg
|= (1 << DESC_INDEX
);
2283 dma_ctrl
|= (1 << (DESC_INDEX
+ DMA_RING_BUF_EN_SHIFT
));
2285 /* Initialize Rx NAPI */
2286 bcmgenet_init_rx_napi(priv
);
2289 bcmgenet_rdma_writel(priv
, ring_cfg
, DMA_RING_CFG
);
2291 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2294 bcmgenet_rdma_writel(priv
, dma_ctrl
, DMA_CTRL
);
2299 static int bcmgenet_dma_teardown(struct bcmgenet_priv
*priv
)
2307 /* Disable TDMA to stop add more frames in TX DMA */
2308 reg
= bcmgenet_tdma_readl(priv
, DMA_CTRL
);
2310 bcmgenet_tdma_writel(priv
, reg
, DMA_CTRL
);
2312 /* Check TDMA status register to confirm TDMA is disabled */
2313 while (timeout
++ < DMA_TIMEOUT_VAL
) {
2314 reg
= bcmgenet_tdma_readl(priv
, DMA_STATUS
);
2315 if (reg
& DMA_DISABLED
)
2321 if (timeout
== DMA_TIMEOUT_VAL
) {
2322 netdev_warn(priv
->dev
, "Timed out while disabling TX DMA\n");
2326 /* Wait 10ms for packet drain in both tx and rx dma */
2327 usleep_range(10000, 20000);
2330 reg
= bcmgenet_rdma_readl(priv
, DMA_CTRL
);
2332 bcmgenet_rdma_writel(priv
, reg
, DMA_CTRL
);
2335 /* Check RDMA status register to confirm RDMA is disabled */
2336 while (timeout
++ < DMA_TIMEOUT_VAL
) {
2337 reg
= bcmgenet_rdma_readl(priv
, DMA_STATUS
);
2338 if (reg
& DMA_DISABLED
)
2344 if (timeout
== DMA_TIMEOUT_VAL
) {
2345 netdev_warn(priv
->dev
, "Timed out while disabling RX DMA\n");
2350 for (i
= 0; i
< priv
->hw_params
->rx_queues
; i
++)
2351 dma_ctrl
|= (1 << (i
+ DMA_RING_BUF_EN_SHIFT
));
2352 reg
= bcmgenet_rdma_readl(priv
, DMA_CTRL
);
2354 bcmgenet_rdma_writel(priv
, reg
, DMA_CTRL
);
2357 for (i
= 0; i
< priv
->hw_params
->tx_queues
; i
++)
2358 dma_ctrl
|= (1 << (i
+ DMA_RING_BUF_EN_SHIFT
));
2359 reg
= bcmgenet_tdma_readl(priv
, DMA_CTRL
);
2361 bcmgenet_tdma_writel(priv
, reg
, DMA_CTRL
);
2366 static void bcmgenet_fini_dma(struct bcmgenet_priv
*priv
)
2369 struct netdev_queue
*txq
;
2371 bcmgenet_fini_rx_napi(priv
);
2372 bcmgenet_fini_tx_napi(priv
);
2375 bcmgenet_dma_teardown(priv
);
2377 for (i
= 0; i
< priv
->num_tx_bds
; i
++) {
2378 if (priv
->tx_cbs
[i
].skb
!= NULL
) {
2379 dev_kfree_skb(priv
->tx_cbs
[i
].skb
);
2380 priv
->tx_cbs
[i
].skb
= NULL
;
2384 for (i
= 0; i
< priv
->hw_params
->tx_queues
; i
++) {
2385 txq
= netdev_get_tx_queue(priv
->dev
, priv
->tx_rings
[i
].queue
);
2386 netdev_tx_reset_queue(txq
);
2389 txq
= netdev_get_tx_queue(priv
->dev
, priv
->tx_rings
[DESC_INDEX
].queue
);
2390 netdev_tx_reset_queue(txq
);
2392 bcmgenet_free_rx_buffers(priv
);
2393 kfree(priv
->rx_cbs
);
2394 kfree(priv
->tx_cbs
);
2397 /* init_edma: Initialize DMA control register */
2398 static int bcmgenet_init_dma(struct bcmgenet_priv
*priv
)
2404 netif_dbg(priv
, hw
, priv
->dev
, "%s\n", __func__
);
2406 /* Initialize common Rx ring structures */
2407 priv
->rx_bds
= priv
->base
+ priv
->hw_params
->rdma_offset
;
2408 priv
->num_rx_bds
= TOTAL_DESC
;
2409 priv
->rx_cbs
= kcalloc(priv
->num_rx_bds
, sizeof(struct enet_cb
),
2414 for (i
= 0; i
< priv
->num_rx_bds
; i
++) {
2415 cb
= priv
->rx_cbs
+ i
;
2416 cb
->bd_addr
= priv
->rx_bds
+ i
* DMA_DESC_SIZE
;
2419 /* Initialize common TX ring structures */
2420 priv
->tx_bds
= priv
->base
+ priv
->hw_params
->tdma_offset
;
2421 priv
->num_tx_bds
= TOTAL_DESC
;
2422 priv
->tx_cbs
= kcalloc(priv
->num_tx_bds
, sizeof(struct enet_cb
),
2424 if (!priv
->tx_cbs
) {
2425 kfree(priv
->rx_cbs
);
2429 for (i
= 0; i
< priv
->num_tx_bds
; i
++) {
2430 cb
= priv
->tx_cbs
+ i
;
2431 cb
->bd_addr
= priv
->tx_bds
+ i
* DMA_DESC_SIZE
;
2435 bcmgenet_rdma_writel(priv
, DMA_MAX_BURST_LENGTH
, DMA_SCB_BURST_SIZE
);
2437 /* Initialize Rx queues */
2438 ret
= bcmgenet_init_rx_queues(priv
->dev
);
2440 netdev_err(priv
->dev
, "failed to initialize Rx queues\n");
2441 bcmgenet_free_rx_buffers(priv
);
2442 kfree(priv
->rx_cbs
);
2443 kfree(priv
->tx_cbs
);
2448 bcmgenet_tdma_writel(priv
, DMA_MAX_BURST_LENGTH
, DMA_SCB_BURST_SIZE
);
2450 /* Initialize Tx queues */
2451 bcmgenet_init_tx_queues(priv
->dev
);
2456 /* Interrupt bottom half */
2457 static void bcmgenet_irq_task(struct work_struct
*work
)
2459 struct bcmgenet_priv
*priv
= container_of(
2460 work
, struct bcmgenet_priv
, bcmgenet_irq_work
);
2461 struct net_device
*ndev
= priv
->dev
;
2463 netif_dbg(priv
, intr
, priv
->dev
, "%s\n", __func__
);
2465 if (priv
->irq0_stat
& UMAC_IRQ_MPD_R
) {
2466 priv
->irq0_stat
&= ~UMAC_IRQ_MPD_R
;
2467 netif_dbg(priv
, wol
, priv
->dev
,
2468 "magic packet detected, waking up\n");
2469 bcmgenet_power_up(priv
, GENET_POWER_WOL_MAGIC
);
2472 /* Link UP/DOWN event */
2473 if (priv
->irq0_stat
& UMAC_IRQ_LINK_EVENT
) {
2474 phy_mac_interrupt(ndev
->phydev
,
2475 !!(priv
->irq0_stat
& UMAC_IRQ_LINK_UP
));
2476 priv
->irq0_stat
&= ~UMAC_IRQ_LINK_EVENT
;
2480 /* bcmgenet_isr1: handle Rx and Tx priority queues */
2481 static irqreturn_t
bcmgenet_isr1(int irq
, void *dev_id
)
2483 struct bcmgenet_priv
*priv
= dev_id
;
2484 struct bcmgenet_rx_ring
*rx_ring
;
2485 struct bcmgenet_tx_ring
*tx_ring
;
2488 /* Save irq status for bottom-half processing. */
2490 bcmgenet_intrl2_1_readl(priv
, INTRL2_CPU_STAT
) &
2491 ~bcmgenet_intrl2_1_readl(priv
, INTRL2_CPU_MASK_STATUS
);
2493 /* clear interrupts */
2494 bcmgenet_intrl2_1_writel(priv
, priv
->irq1_stat
, INTRL2_CPU_CLEAR
);
2496 netif_dbg(priv
, intr
, priv
->dev
,
2497 "%s: IRQ=0x%x\n", __func__
, priv
->irq1_stat
);
2499 /* Check Rx priority queue interrupts */
2500 for (index
= 0; index
< priv
->hw_params
->rx_queues
; index
++) {
2501 if (!(priv
->irq1_stat
& BIT(UMAC_IRQ1_RX_INTR_SHIFT
+ index
)))
2504 rx_ring
= &priv
->rx_rings
[index
];
2506 if (likely(napi_schedule_prep(&rx_ring
->napi
))) {
2507 rx_ring
->int_disable(rx_ring
);
2508 __napi_schedule_irqoff(&rx_ring
->napi
);
2512 /* Check Tx priority queue interrupts */
2513 for (index
= 0; index
< priv
->hw_params
->tx_queues
; index
++) {
2514 if (!(priv
->irq1_stat
& BIT(index
)))
2517 tx_ring
= &priv
->tx_rings
[index
];
2519 if (likely(napi_schedule_prep(&tx_ring
->napi
))) {
2520 tx_ring
->int_disable(tx_ring
);
2521 __napi_schedule_irqoff(&tx_ring
->napi
);
2528 /* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
2529 static irqreturn_t
bcmgenet_isr0(int irq
, void *dev_id
)
2531 struct bcmgenet_priv
*priv
= dev_id
;
2532 struct bcmgenet_rx_ring
*rx_ring
;
2533 struct bcmgenet_tx_ring
*tx_ring
;
2535 /* Save irq status for bottom-half processing. */
2537 bcmgenet_intrl2_0_readl(priv
, INTRL2_CPU_STAT
) &
2538 ~bcmgenet_intrl2_0_readl(priv
, INTRL2_CPU_MASK_STATUS
);
2540 /* clear interrupts */
2541 bcmgenet_intrl2_0_writel(priv
, priv
->irq0_stat
, INTRL2_CPU_CLEAR
);
2543 netif_dbg(priv
, intr
, priv
->dev
,
2544 "IRQ=0x%x\n", priv
->irq0_stat
);
2546 if (priv
->irq0_stat
& UMAC_IRQ_RXDMA_DONE
) {
2547 rx_ring
= &priv
->rx_rings
[DESC_INDEX
];
2549 if (likely(napi_schedule_prep(&rx_ring
->napi
))) {
2550 rx_ring
->int_disable(rx_ring
);
2551 __napi_schedule_irqoff(&rx_ring
->napi
);
2555 if (priv
->irq0_stat
& UMAC_IRQ_TXDMA_DONE
) {
2556 tx_ring
= &priv
->tx_rings
[DESC_INDEX
];
2558 if (likely(napi_schedule_prep(&tx_ring
->napi
))) {
2559 tx_ring
->int_disable(tx_ring
);
2560 __napi_schedule_irqoff(&tx_ring
->napi
);
2564 if (priv
->irq0_stat
& (UMAC_IRQ_PHY_DET_R
|
2565 UMAC_IRQ_PHY_DET_F
|
2566 UMAC_IRQ_LINK_EVENT
|
2570 /* all other interested interrupts handled in bottom half */
2571 schedule_work(&priv
->bcmgenet_irq_work
);
2574 if ((priv
->hw_params
->flags
& GENET_HAS_MDIO_INTR
) &&
2575 priv
->irq0_stat
& (UMAC_IRQ_MDIO_DONE
| UMAC_IRQ_MDIO_ERROR
)) {
2576 priv
->irq0_stat
&= ~(UMAC_IRQ_MDIO_DONE
| UMAC_IRQ_MDIO_ERROR
);
2583 static irqreturn_t
bcmgenet_wol_isr(int irq
, void *dev_id
)
2585 struct bcmgenet_priv
*priv
= dev_id
;
2587 pm_wakeup_event(&priv
->pdev
->dev
, 0);
2592 #ifdef CONFIG_NET_POLL_CONTROLLER
2593 static void bcmgenet_poll_controller(struct net_device
*dev
)
2595 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
2597 /* Invoke the main RX/TX interrupt handler */
2598 disable_irq(priv
->irq0
);
2599 bcmgenet_isr0(priv
->irq0
, priv
);
2600 enable_irq(priv
->irq0
);
2602 /* And the interrupt handler for RX/TX priority queues */
2603 disable_irq(priv
->irq1
);
2604 bcmgenet_isr1(priv
->irq1
, priv
);
2605 enable_irq(priv
->irq1
);
2609 static void bcmgenet_umac_reset(struct bcmgenet_priv
*priv
)
2613 reg
= bcmgenet_rbuf_ctrl_get(priv
);
2615 bcmgenet_rbuf_ctrl_set(priv
, reg
);
2619 bcmgenet_rbuf_ctrl_set(priv
, reg
);
2623 static void bcmgenet_set_hw_addr(struct bcmgenet_priv
*priv
,
2624 unsigned char *addr
)
2626 bcmgenet_umac_writel(priv
, (addr
[0] << 24) | (addr
[1] << 16) |
2627 (addr
[2] << 8) | addr
[3], UMAC_MAC0
);
2628 bcmgenet_umac_writel(priv
, (addr
[4] << 8) | addr
[5], UMAC_MAC1
);
2631 /* Returns a reusable dma control register value */
2632 static u32
bcmgenet_dma_disable(struct bcmgenet_priv
*priv
)
2638 dma_ctrl
= 1 << (DESC_INDEX
+ DMA_RING_BUF_EN_SHIFT
) | DMA_EN
;
2639 reg
= bcmgenet_tdma_readl(priv
, DMA_CTRL
);
2641 bcmgenet_tdma_writel(priv
, reg
, DMA_CTRL
);
2643 reg
= bcmgenet_rdma_readl(priv
, DMA_CTRL
);
2645 bcmgenet_rdma_writel(priv
, reg
, DMA_CTRL
);
2647 bcmgenet_umac_writel(priv
, 1, UMAC_TX_FLUSH
);
2649 bcmgenet_umac_writel(priv
, 0, UMAC_TX_FLUSH
);
2654 static void bcmgenet_enable_dma(struct bcmgenet_priv
*priv
, u32 dma_ctrl
)
2658 reg
= bcmgenet_rdma_readl(priv
, DMA_CTRL
);
2660 bcmgenet_rdma_writel(priv
, reg
, DMA_CTRL
);
2662 reg
= bcmgenet_tdma_readl(priv
, DMA_CTRL
);
2664 bcmgenet_tdma_writel(priv
, reg
, DMA_CTRL
);
2667 static bool bcmgenet_hfb_is_filter_enabled(struct bcmgenet_priv
*priv
,
2673 offset
= HFB_FLT_ENABLE_V3PLUS
+ (f_index
< 32) * sizeof(u32
);
2674 reg
= bcmgenet_hfb_reg_readl(priv
, offset
);
2675 return !!(reg
& (1 << (f_index
% 32)));
2678 static void bcmgenet_hfb_enable_filter(struct bcmgenet_priv
*priv
, u32 f_index
)
2683 offset
= HFB_FLT_ENABLE_V3PLUS
+ (f_index
< 32) * sizeof(u32
);
2684 reg
= bcmgenet_hfb_reg_readl(priv
, offset
);
2685 reg
|= (1 << (f_index
% 32));
2686 bcmgenet_hfb_reg_writel(priv
, reg
, offset
);
2689 static void bcmgenet_hfb_set_filter_rx_queue_mapping(struct bcmgenet_priv
*priv
,
2690 u32 f_index
, u32 rx_queue
)
2695 offset
= f_index
/ 8;
2696 reg
= bcmgenet_rdma_readl(priv
, DMA_INDEX2RING_0
+ offset
);
2697 reg
&= ~(0xF << (4 * (f_index
% 8)));
2698 reg
|= ((rx_queue
& 0xF) << (4 * (f_index
% 8)));
2699 bcmgenet_rdma_writel(priv
, reg
, DMA_INDEX2RING_0
+ offset
);
2702 static void bcmgenet_hfb_set_filter_length(struct bcmgenet_priv
*priv
,
2703 u32 f_index
, u32 f_length
)
2708 offset
= HFB_FLT_LEN_V3PLUS
+
2709 ((priv
->hw_params
->hfb_filter_cnt
- 1 - f_index
) / 4) *
2711 reg
= bcmgenet_hfb_reg_readl(priv
, offset
);
2712 reg
&= ~(0xFF << (8 * (f_index
% 4)));
2713 reg
|= ((f_length
& 0xFF) << (8 * (f_index
% 4)));
2714 bcmgenet_hfb_reg_writel(priv
, reg
, offset
);
2717 static int bcmgenet_hfb_find_unused_filter(struct bcmgenet_priv
*priv
)
2721 for (f_index
= 0; f_index
< priv
->hw_params
->hfb_filter_cnt
; f_index
++)
2722 if (!bcmgenet_hfb_is_filter_enabled(priv
, f_index
))
2728 /* bcmgenet_hfb_add_filter
2730 * Add new filter to Hardware Filter Block to match and direct Rx traffic to
2733 * f_data is an array of unsigned 32-bit integers where each 32-bit integer
2734 * provides filter data for 2 bytes (4 nibbles) of Rx frame:
2736 * bits 31:20 - unused
2737 * bit 19 - nibble 0 match enable
2738 * bit 18 - nibble 1 match enable
2739 * bit 17 - nibble 2 match enable
2740 * bit 16 - nibble 3 match enable
2741 * bits 15:12 - nibble 0 data
2742 * bits 11:8 - nibble 1 data
2743 * bits 7:4 - nibble 2 data
2744 * bits 3:0 - nibble 3 data
2747 * In order to match:
2748 * - Ethernet frame type = 0x0800 (IP)
2749 * - IP version field = 4
2750 * - IP protocol field = 0x11 (UDP)
2752 * The following filter is needed:
2753 * u32 hfb_filter_ipv4_udp[] = {
2754 * Rx frame offset 0x00: 0x00000000, 0x00000000, 0x00000000, 0x00000000,
2755 * Rx frame offset 0x08: 0x00000000, 0x00000000, 0x000F0800, 0x00084000,
2756 * Rx frame offset 0x10: 0x00000000, 0x00000000, 0x00000000, 0x00030011,
2759 * To add the filter to HFB and direct the traffic to Rx queue 0, call:
2760 * bcmgenet_hfb_add_filter(priv, hfb_filter_ipv4_udp,
2761 * ARRAY_SIZE(hfb_filter_ipv4_udp), 0);
2763 int bcmgenet_hfb_add_filter(struct bcmgenet_priv
*priv
, u32
*f_data
,
2764 u32 f_length
, u32 rx_queue
)
2769 f_index
= bcmgenet_hfb_find_unused_filter(priv
);
2773 if (f_length
> priv
->hw_params
->hfb_filter_size
)
2776 for (i
= 0; i
< f_length
; i
++)
2777 bcmgenet_hfb_writel(priv
, f_data
[i
],
2778 (f_index
* priv
->hw_params
->hfb_filter_size
+ i
) *
2781 bcmgenet_hfb_set_filter_length(priv
, f_index
, 2 * f_length
);
2782 bcmgenet_hfb_set_filter_rx_queue_mapping(priv
, f_index
, rx_queue
);
2783 bcmgenet_hfb_enable_filter(priv
, f_index
);
2784 bcmgenet_hfb_reg_writel(priv
, 0x1, HFB_CTRL
);
2789 /* bcmgenet_hfb_clear
2791 * Clear Hardware Filter Block and disable all filtering.
2793 static void bcmgenet_hfb_clear(struct bcmgenet_priv
*priv
)
2797 bcmgenet_hfb_reg_writel(priv
, 0x0, HFB_CTRL
);
2798 bcmgenet_hfb_reg_writel(priv
, 0x0, HFB_FLT_ENABLE_V3PLUS
);
2799 bcmgenet_hfb_reg_writel(priv
, 0x0, HFB_FLT_ENABLE_V3PLUS
+ 4);
2801 for (i
= DMA_INDEX2RING_0
; i
<= DMA_INDEX2RING_7
; i
++)
2802 bcmgenet_rdma_writel(priv
, 0x0, i
);
2804 for (i
= 0; i
< (priv
->hw_params
->hfb_filter_cnt
/ 4); i
++)
2805 bcmgenet_hfb_reg_writel(priv
, 0x0,
2806 HFB_FLT_LEN_V3PLUS
+ i
* sizeof(u32
));
2808 for (i
= 0; i
< priv
->hw_params
->hfb_filter_cnt
*
2809 priv
->hw_params
->hfb_filter_size
; i
++)
2810 bcmgenet_hfb_writel(priv
, 0x0, i
* sizeof(u32
));
2813 static void bcmgenet_hfb_init(struct bcmgenet_priv
*priv
)
2815 if (GENET_IS_V1(priv
) || GENET_IS_V2(priv
))
2818 bcmgenet_hfb_clear(priv
);
2821 static void bcmgenet_netif_start(struct net_device
*dev
)
2823 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
2825 /* Start the network engine */
2826 bcmgenet_enable_rx_napi(priv
);
2827 bcmgenet_enable_tx_napi(priv
);
2829 umac_enable_set(priv
, CMD_TX_EN
| CMD_RX_EN
, true);
2831 netif_tx_start_all_queues(dev
);
2833 /* Monitor link interrupts now */
2834 bcmgenet_link_intr_enable(priv
);
2836 phy_start(dev
->phydev
);
2839 static int bcmgenet_open(struct net_device
*dev
)
2841 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
2842 unsigned long dma_ctrl
;
2846 netif_dbg(priv
, ifup
, dev
, "bcmgenet_open\n");
2848 /* Turn on the clock */
2849 clk_prepare_enable(priv
->clk
);
2851 /* If this is an internal GPHY, power it back on now, before UniMAC is
2852 * brought out of reset as absolutely no UniMAC activity is allowed
2854 if (priv
->internal_phy
)
2855 bcmgenet_power_up(priv
, GENET_POWER_PASSIVE
);
2857 /* take MAC out of reset */
2858 bcmgenet_umac_reset(priv
);
2860 ret
= init_umac(priv
);
2862 goto err_clk_disable
;
2864 /* disable ethernet MAC while updating its registers */
2865 umac_enable_set(priv
, CMD_TX_EN
| CMD_RX_EN
, false);
2867 /* Make sure we reflect the value of CRC_CMD_FWD */
2868 reg
= bcmgenet_umac_readl(priv
, UMAC_CMD
);
2869 priv
->crc_fwd_en
= !!(reg
& CMD_CRC_FWD
);
2871 bcmgenet_set_hw_addr(priv
, dev
->dev_addr
);
2873 if (priv
->internal_phy
) {
2874 reg
= bcmgenet_ext_readl(priv
, EXT_EXT_PWR_MGMT
);
2875 reg
|= EXT_ENERGY_DET_MASK
;
2876 bcmgenet_ext_writel(priv
, reg
, EXT_EXT_PWR_MGMT
);
2879 /* Disable RX/TX DMA and flush TX queues */
2880 dma_ctrl
= bcmgenet_dma_disable(priv
);
2882 /* Reinitialize TDMA and RDMA and SW housekeeping */
2883 ret
= bcmgenet_init_dma(priv
);
2885 netdev_err(dev
, "failed to initialize DMA\n");
2886 goto err_clk_disable
;
2889 /* Always enable ring 16 - descriptor ring */
2890 bcmgenet_enable_dma(priv
, dma_ctrl
);
2893 bcmgenet_hfb_init(priv
);
2895 ret
= request_irq(priv
->irq0
, bcmgenet_isr0
, IRQF_SHARED
,
2898 netdev_err(dev
, "can't request IRQ %d\n", priv
->irq0
);
2902 ret
= request_irq(priv
->irq1
, bcmgenet_isr1
, IRQF_SHARED
,
2905 netdev_err(dev
, "can't request IRQ %d\n", priv
->irq1
);
2909 ret
= bcmgenet_mii_probe(dev
);
2911 netdev_err(dev
, "failed to connect to PHY\n");
2915 bcmgenet_netif_start(dev
);
2920 free_irq(priv
->irq1
, priv
);
2922 free_irq(priv
->irq0
, priv
);
2924 bcmgenet_fini_dma(priv
);
2926 clk_disable_unprepare(priv
->clk
);
2930 static void bcmgenet_netif_stop(struct net_device
*dev
)
2932 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
2934 netif_tx_stop_all_queues(dev
);
2935 phy_stop(dev
->phydev
);
2936 bcmgenet_intr_disable(priv
);
2937 bcmgenet_disable_rx_napi(priv
);
2938 bcmgenet_disable_tx_napi(priv
);
2940 /* Wait for pending work items to complete. Since interrupts are
2941 * disabled no new work will be scheduled.
2943 cancel_work_sync(&priv
->bcmgenet_irq_work
);
2945 priv
->old_link
= -1;
2946 priv
->old_speed
= -1;
2947 priv
->old_duplex
= -1;
2948 priv
->old_pause
= -1;
2951 static int bcmgenet_close(struct net_device
*dev
)
2953 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
2956 netif_dbg(priv
, ifdown
, dev
, "bcmgenet_close\n");
2958 bcmgenet_netif_stop(dev
);
2960 /* Really kill the PHY state machine and disconnect from it */
2961 phy_disconnect(dev
->phydev
);
2963 /* Disable MAC receive */
2964 umac_enable_set(priv
, CMD_RX_EN
, false);
2966 ret
= bcmgenet_dma_teardown(priv
);
2970 /* Disable MAC transmit. TX DMA disabled have to done before this */
2971 umac_enable_set(priv
, CMD_TX_EN
, false);
2974 bcmgenet_tx_reclaim_all(dev
);
2975 bcmgenet_fini_dma(priv
);
2977 free_irq(priv
->irq0
, priv
);
2978 free_irq(priv
->irq1
, priv
);
2980 if (priv
->internal_phy
)
2981 ret
= bcmgenet_power_down(priv
, GENET_POWER_PASSIVE
);
2983 clk_disable_unprepare(priv
->clk
);
2988 static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring
*ring
)
2990 struct bcmgenet_priv
*priv
= ring
->priv
;
2991 u32 p_index
, c_index
, intsts
, intmsk
;
2992 struct netdev_queue
*txq
;
2993 unsigned int free_bds
;
2994 unsigned long flags
;
2997 if (!netif_msg_tx_err(priv
))
3000 txq
= netdev_get_tx_queue(priv
->dev
, ring
->queue
);
3002 spin_lock_irqsave(&ring
->lock
, flags
);
3003 if (ring
->index
== DESC_INDEX
) {
3004 intsts
= ~bcmgenet_intrl2_0_readl(priv
, INTRL2_CPU_MASK_STATUS
);
3005 intmsk
= UMAC_IRQ_TXDMA_DONE
| UMAC_IRQ_TXDMA_MBDONE
;
3007 intsts
= ~bcmgenet_intrl2_1_readl(priv
, INTRL2_CPU_MASK_STATUS
);
3008 intmsk
= 1 << ring
->index
;
3010 c_index
= bcmgenet_tdma_ring_readl(priv
, ring
->index
, TDMA_CONS_INDEX
);
3011 p_index
= bcmgenet_tdma_ring_readl(priv
, ring
->index
, TDMA_PROD_INDEX
);
3012 txq_stopped
= netif_tx_queue_stopped(txq
);
3013 free_bds
= ring
->free_bds
;
3014 spin_unlock_irqrestore(&ring
->lock
, flags
);
3016 netif_err(priv
, tx_err
, priv
->dev
, "Ring %d queue %d status summary\n"
3017 "TX queue status: %s, interrupts: %s\n"
3018 "(sw)free_bds: %d (sw)size: %d\n"
3019 "(sw)p_index: %d (hw)p_index: %d\n"
3020 "(sw)c_index: %d (hw)c_index: %d\n"
3021 "(sw)clean_p: %d (sw)write_p: %d\n"
3022 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
3023 ring
->index
, ring
->queue
,
3024 txq_stopped
? "stopped" : "active",
3025 intsts
& intmsk
? "enabled" : "disabled",
3026 free_bds
, ring
->size
,
3027 ring
->prod_index
, p_index
& DMA_P_INDEX_MASK
,
3028 ring
->c_index
, c_index
& DMA_C_INDEX_MASK
,
3029 ring
->clean_ptr
, ring
->write_ptr
,
3030 ring
->cb_ptr
, ring
->end_ptr
);
3033 static void bcmgenet_timeout(struct net_device
*dev
)
3035 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
3036 u32 int0_enable
= 0;
3037 u32 int1_enable
= 0;
3040 netif_dbg(priv
, tx_err
, dev
, "bcmgenet_timeout\n");
3042 for (q
= 0; q
< priv
->hw_params
->tx_queues
; q
++)
3043 bcmgenet_dump_tx_queue(&priv
->tx_rings
[q
]);
3044 bcmgenet_dump_tx_queue(&priv
->tx_rings
[DESC_INDEX
]);
3046 bcmgenet_tx_reclaim_all(dev
);
3048 for (q
= 0; q
< priv
->hw_params
->tx_queues
; q
++)
3049 int1_enable
|= (1 << q
);
3051 int0_enable
= UMAC_IRQ_TXDMA_DONE
;
3053 /* Re-enable TX interrupts if disabled */
3054 bcmgenet_intrl2_0_writel(priv
, int0_enable
, INTRL2_CPU_MASK_CLEAR
);
3055 bcmgenet_intrl2_1_writel(priv
, int1_enable
, INTRL2_CPU_MASK_CLEAR
);
3057 netif_trans_update(dev
);
3059 dev
->stats
.tx_errors
++;
3061 netif_tx_wake_all_queues(dev
);
3064 #define MAX_MC_COUNT 16
3066 static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv
*priv
,
3067 unsigned char *addr
,
3073 bcmgenet_umac_writel(priv
, addr
[0] << 8 | addr
[1],
3074 UMAC_MDF_ADDR
+ (*i
* 4));
3075 bcmgenet_umac_writel(priv
, addr
[2] << 24 | addr
[3] << 16 |
3076 addr
[4] << 8 | addr
[5],
3077 UMAC_MDF_ADDR
+ ((*i
+ 1) * 4));
3078 reg
= bcmgenet_umac_readl(priv
, UMAC_MDF_CTRL
);
3079 reg
|= (1 << (MAX_MC_COUNT
- *mc
));
3080 bcmgenet_umac_writel(priv
, reg
, UMAC_MDF_CTRL
);
3085 static void bcmgenet_set_rx_mode(struct net_device
*dev
)
3087 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
3088 struct netdev_hw_addr
*ha
;
3092 netif_dbg(priv
, hw
, dev
, "%s: %08X\n", __func__
, dev
->flags
);
3094 /* Promiscuous mode */
3095 reg
= bcmgenet_umac_readl(priv
, UMAC_CMD
);
3096 if (dev
->flags
& IFF_PROMISC
) {
3098 bcmgenet_umac_writel(priv
, reg
, UMAC_CMD
);
3099 bcmgenet_umac_writel(priv
, 0, UMAC_MDF_CTRL
);
3102 reg
&= ~CMD_PROMISC
;
3103 bcmgenet_umac_writel(priv
, reg
, UMAC_CMD
);
3106 /* UniMac doesn't support ALLMULTI */
3107 if (dev
->flags
& IFF_ALLMULTI
) {
3108 netdev_warn(dev
, "ALLMULTI is not supported\n");
3112 /* update MDF filter */
3116 bcmgenet_set_mdf_addr(priv
, dev
->broadcast
, &i
, &mc
);
3117 /* my own address.*/
3118 bcmgenet_set_mdf_addr(priv
, dev
->dev_addr
, &i
, &mc
);
3120 if (netdev_uc_count(dev
) > (MAX_MC_COUNT
- mc
))
3123 if (!netdev_uc_empty(dev
))
3124 netdev_for_each_uc_addr(ha
, dev
)
3125 bcmgenet_set_mdf_addr(priv
, ha
->addr
, &i
, &mc
);
3127 if (netdev_mc_empty(dev
) || netdev_mc_count(dev
) >= (MAX_MC_COUNT
- mc
))
3130 netdev_for_each_mc_addr(ha
, dev
)
3131 bcmgenet_set_mdf_addr(priv
, ha
->addr
, &i
, &mc
);
3134 /* Set the hardware MAC address. */
3135 static int bcmgenet_set_mac_addr(struct net_device
*dev
, void *p
)
3137 struct sockaddr
*addr
= p
;
3139 /* Setting the MAC address at the hardware level is not possible
3140 * without disabling the UniMAC RX/TX enable bits.
3142 if (netif_running(dev
))
3145 ether_addr_copy(dev
->dev_addr
, addr
->sa_data
);
3150 static const struct net_device_ops bcmgenet_netdev_ops
= {
3151 .ndo_open
= bcmgenet_open
,
3152 .ndo_stop
= bcmgenet_close
,
3153 .ndo_start_xmit
= bcmgenet_xmit
,
3154 .ndo_tx_timeout
= bcmgenet_timeout
,
3155 .ndo_set_rx_mode
= bcmgenet_set_rx_mode
,
3156 .ndo_set_mac_address
= bcmgenet_set_mac_addr
,
3157 .ndo_do_ioctl
= bcmgenet_ioctl
,
3158 .ndo_set_features
= bcmgenet_set_features
,
3159 #ifdef CONFIG_NET_POLL_CONTROLLER
3160 .ndo_poll_controller
= bcmgenet_poll_controller
,
3164 /* Array of GENET hardware parameters/characteristics */
3165 static struct bcmgenet_hw_params bcmgenet_hw_params
[] = {
3171 .bp_in_en_shift
= 16,
3172 .bp_in_mask
= 0xffff,
3173 .hfb_filter_cnt
= 16,
3175 .hfb_offset
= 0x1000,
3176 .rdma_offset
= 0x2000,
3177 .tdma_offset
= 0x3000,
3185 .bp_in_en_shift
= 16,
3186 .bp_in_mask
= 0xffff,
3187 .hfb_filter_cnt
= 16,
3189 .tbuf_offset
= 0x0600,
3190 .hfb_offset
= 0x1000,
3191 .hfb_reg_offset
= 0x2000,
3192 .rdma_offset
= 0x3000,
3193 .tdma_offset
= 0x4000,
3195 .flags
= GENET_HAS_EXT
,
3202 .bp_in_en_shift
= 17,
3203 .bp_in_mask
= 0x1ffff,
3204 .hfb_filter_cnt
= 48,
3205 .hfb_filter_size
= 128,
3207 .tbuf_offset
= 0x0600,
3208 .hfb_offset
= 0x8000,
3209 .hfb_reg_offset
= 0xfc00,
3210 .rdma_offset
= 0x10000,
3211 .tdma_offset
= 0x11000,
3213 .flags
= GENET_HAS_EXT
| GENET_HAS_MDIO_INTR
|
3214 GENET_HAS_MOCA_LINK_DET
,
3221 .bp_in_en_shift
= 17,
3222 .bp_in_mask
= 0x1ffff,
3223 .hfb_filter_cnt
= 48,
3224 .hfb_filter_size
= 128,
3226 .tbuf_offset
= 0x0600,
3227 .hfb_offset
= 0x8000,
3228 .hfb_reg_offset
= 0xfc00,
3229 .rdma_offset
= 0x2000,
3230 .tdma_offset
= 0x4000,
3232 .flags
= GENET_HAS_40BITS
| GENET_HAS_EXT
|
3233 GENET_HAS_MDIO_INTR
| GENET_HAS_MOCA_LINK_DET
,
3237 /* Infer hardware parameters from the detected GENET version */
3238 static void bcmgenet_set_hw_params(struct bcmgenet_priv
*priv
)
3240 struct bcmgenet_hw_params
*params
;
3245 if (GENET_IS_V4(priv
)) {
3246 bcmgenet_dma_regs
= bcmgenet_dma_regs_v3plus
;
3247 genet_dma_ring_regs
= genet_dma_ring_regs_v4
;
3248 priv
->dma_rx_chk_bit
= DMA_RX_CHK_V3PLUS
;
3249 priv
->version
= GENET_V4
;
3250 } else if (GENET_IS_V3(priv
)) {
3251 bcmgenet_dma_regs
= bcmgenet_dma_regs_v3plus
;
3252 genet_dma_ring_regs
= genet_dma_ring_regs_v123
;
3253 priv
->dma_rx_chk_bit
= DMA_RX_CHK_V3PLUS
;
3254 priv
->version
= GENET_V3
;
3255 } else if (GENET_IS_V2(priv
)) {
3256 bcmgenet_dma_regs
= bcmgenet_dma_regs_v2
;
3257 genet_dma_ring_regs
= genet_dma_ring_regs_v123
;
3258 priv
->dma_rx_chk_bit
= DMA_RX_CHK_V12
;
3259 priv
->version
= GENET_V2
;
3260 } else if (GENET_IS_V1(priv
)) {
3261 bcmgenet_dma_regs
= bcmgenet_dma_regs_v1
;
3262 genet_dma_ring_regs
= genet_dma_ring_regs_v123
;
3263 priv
->dma_rx_chk_bit
= DMA_RX_CHK_V12
;
3264 priv
->version
= GENET_V1
;
3267 /* enum genet_version starts at 1 */
3268 priv
->hw_params
= &bcmgenet_hw_params
[priv
->version
];
3269 params
= priv
->hw_params
;
3271 /* Read GENET HW version */
3272 reg
= bcmgenet_sys_readl(priv
, SYS_REV_CTRL
);
3273 major
= (reg
>> 24 & 0x0f);
3276 else if (major
== 0)
3278 if (major
!= priv
->version
) {
3279 dev_err(&priv
->pdev
->dev
,
3280 "GENET version mismatch, got: %d, configured for: %d\n",
3281 major
, priv
->version
);
3284 /* Print the GENET core version */
3285 dev_info(&priv
->pdev
->dev
, "GENET " GENET_VER_FMT
,
3286 major
, (reg
>> 16) & 0x0f, reg
& 0xffff);
3288 /* Store the integrated PHY revision for the MDIO probing function
3289 * to pass this information to the PHY driver. The PHY driver expects
3290 * to find the PHY major revision in bits 15:8 while the GENET register
3291 * stores that information in bits 7:0, account for that.
3293 * On newer chips, starting with PHY revision G0, a new scheme is
3294 * deployed similar to the Starfighter 2 switch with GPHY major
3295 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3296 * is reserved as well as special value 0x01ff, we have a small
3297 * heuristic to check for the new GPHY revision and re-arrange things
3298 * so the GPHY driver is happy.
3300 gphy_rev
= reg
& 0xffff;
3302 /* This is the good old scheme, just GPHY major, no minor nor patch */
3303 if ((gphy_rev
& 0xf0) != 0)
3304 priv
->gphy_rev
= gphy_rev
<< 8;
3306 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
3307 else if ((gphy_rev
& 0xff00) != 0)
3308 priv
->gphy_rev
= gphy_rev
;
3310 /* This is reserved so should require special treatment */
3311 else if (gphy_rev
== 0 || gphy_rev
== 0x01ff) {
3312 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev
);
3316 #ifdef CONFIG_PHYS_ADDR_T_64BIT
3317 if (!(params
->flags
& GENET_HAS_40BITS
))
3318 pr_warn("GENET does not support 40-bits PA\n");
3321 pr_debug("Configuration for version: %d\n"
3322 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
3323 "BP << en: %2d, BP msk: 0x%05x\n"
3324 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3325 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3326 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3329 params
->tx_queues
, params
->tx_bds_per_q
,
3330 params
->rx_queues
, params
->rx_bds_per_q
,
3331 params
->bp_in_en_shift
, params
->bp_in_mask
,
3332 params
->hfb_filter_cnt
, params
->qtag_mask
,
3333 params
->tbuf_offset
, params
->hfb_offset
,
3334 params
->hfb_reg_offset
,
3335 params
->rdma_offset
, params
->tdma_offset
,
3336 params
->words_per_bd
);
3339 static const struct of_device_id bcmgenet_match
[] = {
3340 { .compatible
= "brcm,genet-v1", .data
= (void *)GENET_V1
},
3341 { .compatible
= "brcm,genet-v2", .data
= (void *)GENET_V2
},
3342 { .compatible
= "brcm,genet-v3", .data
= (void *)GENET_V3
},
3343 { .compatible
= "brcm,genet-v4", .data
= (void *)GENET_V4
},
3346 MODULE_DEVICE_TABLE(of
, bcmgenet_match
);
3348 static int bcmgenet_probe(struct platform_device
*pdev
)
3350 struct bcmgenet_platform_data
*pd
= pdev
->dev
.platform_data
;
3351 struct device_node
*dn
= pdev
->dev
.of_node
;
3352 const struct of_device_id
*of_id
= NULL
;
3353 struct bcmgenet_priv
*priv
;
3354 struct net_device
*dev
;
3355 const void *macaddr
;
3359 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3360 dev
= alloc_etherdev_mqs(sizeof(*priv
), GENET_MAX_MQ_CNT
+ 1,
3361 GENET_MAX_MQ_CNT
+ 1);
3363 dev_err(&pdev
->dev
, "can't allocate net device\n");
3368 of_id
= of_match_node(bcmgenet_match
, dn
);
3373 priv
= netdev_priv(dev
);
3374 priv
->irq0
= platform_get_irq(pdev
, 0);
3375 priv
->irq1
= platform_get_irq(pdev
, 1);
3376 priv
->wol_irq
= platform_get_irq(pdev
, 2);
3377 if (!priv
->irq0
|| !priv
->irq1
) {
3378 dev_err(&pdev
->dev
, "can't find IRQs\n");
3384 macaddr
= of_get_mac_address(dn
);
3386 dev_err(&pdev
->dev
, "can't find MAC address\n");
3391 macaddr
= pd
->mac_address
;
3394 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
3395 priv
->base
= devm_ioremap_resource(&pdev
->dev
, r
);
3396 if (IS_ERR(priv
->base
)) {
3397 err
= PTR_ERR(priv
->base
);
3401 SET_NETDEV_DEV(dev
, &pdev
->dev
);
3402 dev_set_drvdata(&pdev
->dev
, dev
);
3403 ether_addr_copy(dev
->dev_addr
, macaddr
);
3404 dev
->watchdog_timeo
= 2 * HZ
;
3405 dev
->ethtool_ops
= &bcmgenet_ethtool_ops
;
3406 dev
->netdev_ops
= &bcmgenet_netdev_ops
;
3408 priv
->msg_enable
= netif_msg_init(-1, GENET_MSG_DEFAULT
);
3410 /* Set hardware features */
3411 dev
->hw_features
|= NETIF_F_SG
| NETIF_F_IP_CSUM
|
3412 NETIF_F_IPV6_CSUM
| NETIF_F_RXCSUM
;
3414 /* Request the WOL interrupt and advertise suspend if available */
3415 priv
->wol_irq_disabled
= true;
3416 err
= devm_request_irq(&pdev
->dev
, priv
->wol_irq
, bcmgenet_wol_isr
, 0,
3419 device_set_wakeup_capable(&pdev
->dev
, 1);
3421 /* Set the needed headroom to account for any possible
3422 * features enabling/disabling at runtime
3424 dev
->needed_headroom
+= 64;
3426 netdev_boot_setup_check(dev
);
3431 priv
->version
= (enum bcmgenet_version
)of_id
->data
;
3433 priv
->version
= pd
->genet_version
;
3435 priv
->clk
= devm_clk_get(&priv
->pdev
->dev
, "enet");
3436 if (IS_ERR(priv
->clk
)) {
3437 dev_warn(&priv
->pdev
->dev
, "failed to get enet clock\n");
3441 clk_prepare_enable(priv
->clk
);
3443 bcmgenet_set_hw_params(priv
);
3445 /* Mii wait queue */
3446 init_waitqueue_head(&priv
->wq
);
3447 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3448 priv
->rx_buf_len
= RX_BUF_LENGTH
;
3449 INIT_WORK(&priv
->bcmgenet_irq_work
, bcmgenet_irq_task
);
3451 priv
->clk_wol
= devm_clk_get(&priv
->pdev
->dev
, "enet-wol");
3452 if (IS_ERR(priv
->clk_wol
)) {
3453 dev_warn(&priv
->pdev
->dev
, "failed to get enet-wol clock\n");
3454 priv
->clk_wol
= NULL
;
3457 priv
->clk_eee
= devm_clk_get(&priv
->pdev
->dev
, "enet-eee");
3458 if (IS_ERR(priv
->clk_eee
)) {
3459 dev_warn(&priv
->pdev
->dev
, "failed to get enet-eee clock\n");
3460 priv
->clk_eee
= NULL
;
3463 err
= reset_umac(priv
);
3465 goto err_clk_disable
;
3467 err
= bcmgenet_mii_init(dev
);
3469 goto err_clk_disable
;
3471 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3472 * just the ring 16 descriptor based TX
3474 netif_set_real_num_tx_queues(priv
->dev
, priv
->hw_params
->tx_queues
+ 1);
3475 netif_set_real_num_rx_queues(priv
->dev
, priv
->hw_params
->rx_queues
+ 1);
3477 /* libphy will determine the link state */
3478 netif_carrier_off(dev
);
3480 /* Turn off the main clock, WOL clock is handled separately */
3481 clk_disable_unprepare(priv
->clk
);
3483 err
= register_netdev(dev
);
3490 clk_disable_unprepare(priv
->clk
);
3496 static int bcmgenet_remove(struct platform_device
*pdev
)
3498 struct bcmgenet_priv
*priv
= dev_to_priv(&pdev
->dev
);
3500 dev_set_drvdata(&pdev
->dev
, NULL
);
3501 unregister_netdev(priv
->dev
);
3502 bcmgenet_mii_exit(priv
->dev
);
3503 free_netdev(priv
->dev
);
3508 #ifdef CONFIG_PM_SLEEP
3509 static int bcmgenet_suspend(struct device
*d
)
3511 struct net_device
*dev
= dev_get_drvdata(d
);
3512 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
3515 if (!netif_running(dev
))
3518 bcmgenet_netif_stop(dev
);
3520 phy_suspend(dev
->phydev
);
3522 netif_device_detach(dev
);
3524 /* Disable MAC receive */
3525 umac_enable_set(priv
, CMD_RX_EN
, false);
3527 ret
= bcmgenet_dma_teardown(priv
);
3531 /* Disable MAC transmit. TX DMA disabled have to done before this */
3532 umac_enable_set(priv
, CMD_TX_EN
, false);
3535 bcmgenet_tx_reclaim_all(dev
);
3536 bcmgenet_fini_dma(priv
);
3538 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3539 if (device_may_wakeup(d
) && priv
->wolopts
) {
3540 ret
= bcmgenet_power_down(priv
, GENET_POWER_WOL_MAGIC
);
3541 clk_prepare_enable(priv
->clk_wol
);
3542 } else if (priv
->internal_phy
) {
3543 ret
= bcmgenet_power_down(priv
, GENET_POWER_PASSIVE
);
3546 /* Turn off the clocks */
3547 clk_disable_unprepare(priv
->clk
);
3552 static int bcmgenet_resume(struct device
*d
)
3554 struct net_device
*dev
= dev_get_drvdata(d
);
3555 struct bcmgenet_priv
*priv
= netdev_priv(dev
);
3556 unsigned long dma_ctrl
;
3560 if (!netif_running(dev
))
3563 /* Turn on the clock */
3564 ret
= clk_prepare_enable(priv
->clk
);
3568 /* If this is an internal GPHY, power it back on now, before UniMAC is
3569 * brought out of reset as absolutely no UniMAC activity is allowed
3571 if (priv
->internal_phy
)
3572 bcmgenet_power_up(priv
, GENET_POWER_PASSIVE
);
3574 bcmgenet_umac_reset(priv
);
3576 ret
= init_umac(priv
);
3578 goto out_clk_disable
;
3580 /* From WOL-enabled suspend, switch to regular clock */
3582 clk_disable_unprepare(priv
->clk_wol
);
3584 phy_init_hw(dev
->phydev
);
3585 /* Speed settings must be restored */
3586 bcmgenet_mii_config(priv
->dev
);
3588 /* disable ethernet MAC while updating its registers */
3589 umac_enable_set(priv
, CMD_TX_EN
| CMD_RX_EN
, false);
3591 bcmgenet_set_hw_addr(priv
, dev
->dev_addr
);
3593 if (priv
->internal_phy
) {
3594 reg
= bcmgenet_ext_readl(priv
, EXT_EXT_PWR_MGMT
);
3595 reg
|= EXT_ENERGY_DET_MASK
;
3596 bcmgenet_ext_writel(priv
, reg
, EXT_EXT_PWR_MGMT
);
3600 bcmgenet_power_up(priv
, GENET_POWER_WOL_MAGIC
);
3602 /* Disable RX/TX DMA and flush TX queues */
3603 dma_ctrl
= bcmgenet_dma_disable(priv
);
3605 /* Reinitialize TDMA and RDMA and SW housekeeping */
3606 ret
= bcmgenet_init_dma(priv
);
3608 netdev_err(dev
, "failed to initialize DMA\n");
3609 goto out_clk_disable
;
3612 /* Always enable ring 16 - descriptor ring */
3613 bcmgenet_enable_dma(priv
, dma_ctrl
);
3615 netif_device_attach(dev
);
3617 phy_resume(dev
->phydev
);
3619 if (priv
->eee
.eee_enabled
)
3620 bcmgenet_eee_enable_set(dev
, true);
3622 bcmgenet_netif_start(dev
);
3627 clk_disable_unprepare(priv
->clk
);
3630 #endif /* CONFIG_PM_SLEEP */
3632 static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops
, bcmgenet_suspend
, bcmgenet_resume
);
3634 static struct platform_driver bcmgenet_driver
= {
3635 .probe
= bcmgenet_probe
,
3636 .remove
= bcmgenet_remove
,
3639 .of_match_table
= bcmgenet_match
,
3640 .pm
= &bcmgenet_pm_ops
,
3643 module_platform_driver(bcmgenet_driver
);
3645 MODULE_AUTHOR("Broadcom Corporation");
3646 MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3647 MODULE_ALIAS("platform:bcmgenet");
3648 MODULE_LICENSE("GPL");