2 * Faraday FTGMAC100 Gigabit Ethernet
4 * (C) Copyright 2009-2011 Faraday Technology
5 * Po-Yu Chuang <ratbert@faraday-tech.com>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24 #include <linux/dma-mapping.h>
25 #include <linux/etherdevice.h>
26 #include <linux/ethtool.h>
27 #include <linux/interrupt.h>
29 #include <linux/module.h>
30 #include <linux/netdevice.h>
31 #include <linux/phy.h>
32 #include <linux/platform_device.h>
36 #include "ftgmac100.h"
38 #define DRV_NAME "ftgmac100"
39 #define DRV_VERSION "0.7"
41 #define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
42 #define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
44 #define MAX_PKT_SIZE 1518
45 #define RX_BUF_SIZE PAGE_SIZE /* must be smaller than 0x3fff */
47 /******************************************************************************
49 *****************************************************************************/
50 struct ftgmac100_descs
{
51 struct ftgmac100_rxdes rxdes
[RX_QUEUE_ENTRIES
];
52 struct ftgmac100_txdes txdes
[TX_QUEUE_ENTRIES
];
60 struct ftgmac100_descs
*descs
;
61 dma_addr_t descs_dma_addr
;
63 unsigned int rx_pointer
;
64 unsigned int tx_clean_pointer
;
65 unsigned int tx_pointer
;
66 unsigned int tx_pending
;
70 struct net_device
*netdev
;
72 struct ncsi_dev
*ndev
;
73 struct napi_struct napi
;
75 struct mii_bus
*mii_bus
;
82 static int ftgmac100_alloc_rx_page(struct ftgmac100
*priv
,
83 struct ftgmac100_rxdes
*rxdes
, gfp_t gfp
);
85 /******************************************************************************
86 * internal functions (hardware register access)
87 *****************************************************************************/
88 static void ftgmac100_set_rx_ring_base(struct ftgmac100
*priv
, dma_addr_t addr
)
90 iowrite32(addr
, priv
->base
+ FTGMAC100_OFFSET_RXR_BADR
);
93 static void ftgmac100_set_rx_buffer_size(struct ftgmac100
*priv
,
96 size
= FTGMAC100_RBSR_SIZE(size
);
97 iowrite32(size
, priv
->base
+ FTGMAC100_OFFSET_RBSR
);
100 static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100
*priv
,
103 iowrite32(addr
, priv
->base
+ FTGMAC100_OFFSET_NPTXR_BADR
);
106 static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100
*priv
)
108 iowrite32(1, priv
->base
+ FTGMAC100_OFFSET_NPTXPD
);
111 static int ftgmac100_reset_hw(struct ftgmac100
*priv
)
113 struct net_device
*netdev
= priv
->netdev
;
116 /* NOTE: reset clears all registers */
117 iowrite32(FTGMAC100_MACCR_SW_RST
, priv
->base
+ FTGMAC100_OFFSET_MACCR
);
118 for (i
= 0; i
< 5; i
++) {
121 maccr
= ioread32(priv
->base
+ FTGMAC100_OFFSET_MACCR
);
122 if (!(maccr
& FTGMAC100_MACCR_SW_RST
))
128 netdev_err(netdev
, "software reset failed\n");
132 static void ftgmac100_set_mac(struct ftgmac100
*priv
, const unsigned char *mac
)
134 unsigned int maddr
= mac
[0] << 8 | mac
[1];
135 unsigned int laddr
= mac
[2] << 24 | mac
[3] << 16 | mac
[4] << 8 | mac
[5];
137 iowrite32(maddr
, priv
->base
+ FTGMAC100_OFFSET_MAC_MADR
);
138 iowrite32(laddr
, priv
->base
+ FTGMAC100_OFFSET_MAC_LADR
);
141 static void ftgmac100_setup_mac(struct ftgmac100
*priv
)
148 addr
= device_get_mac_address(priv
->dev
, mac
, ETH_ALEN
);
150 ether_addr_copy(priv
->netdev
->dev_addr
, mac
);
151 dev_info(priv
->dev
, "Read MAC address %pM from device tree\n",
156 m
= ioread32(priv
->base
+ FTGMAC100_OFFSET_MAC_MADR
);
157 l
= ioread32(priv
->base
+ FTGMAC100_OFFSET_MAC_LADR
);
159 mac
[0] = (m
>> 8) & 0xff;
161 mac
[2] = (l
>> 24) & 0xff;
162 mac
[3] = (l
>> 16) & 0xff;
163 mac
[4] = (l
>> 8) & 0xff;
166 if (is_valid_ether_addr(mac
)) {
167 ether_addr_copy(priv
->netdev
->dev_addr
, mac
);
168 dev_info(priv
->dev
, "Read MAC address %pM from chip\n", mac
);
170 eth_hw_addr_random(priv
->netdev
);
171 dev_info(priv
->dev
, "Generated random MAC address %pM\n",
172 priv
->netdev
->dev_addr
);
176 static int ftgmac100_set_mac_addr(struct net_device
*dev
, void *p
)
180 ret
= eth_prepare_mac_addr_change(dev
, p
);
184 eth_commit_mac_addr_change(dev
, p
);
185 ftgmac100_set_mac(netdev_priv(dev
), dev
->dev_addr
);
190 static void ftgmac100_init_hw(struct ftgmac100
*priv
)
192 /* setup ring buffer base registers */
193 ftgmac100_set_rx_ring_base(priv
,
194 priv
->descs_dma_addr
+
195 offsetof(struct ftgmac100_descs
, rxdes
));
196 ftgmac100_set_normal_prio_tx_ring_base(priv
,
197 priv
->descs_dma_addr
+
198 offsetof(struct ftgmac100_descs
, txdes
));
200 ftgmac100_set_rx_buffer_size(priv
, RX_BUF_SIZE
);
202 iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv
->base
+ FTGMAC100_OFFSET_APTC
);
204 ftgmac100_set_mac(priv
, priv
->netdev
->dev_addr
);
207 #define MACCR_ENABLE_ALL (FTGMAC100_MACCR_TXDMA_EN | \
208 FTGMAC100_MACCR_RXDMA_EN | \
209 FTGMAC100_MACCR_TXMAC_EN | \
210 FTGMAC100_MACCR_RXMAC_EN | \
211 FTGMAC100_MACCR_FULLDUP | \
212 FTGMAC100_MACCR_CRC_APD | \
213 FTGMAC100_MACCR_RX_RUNT | \
214 FTGMAC100_MACCR_RX_BROADPKT)
216 static void ftgmac100_start_hw(struct ftgmac100
*priv
, int speed
)
218 int maccr
= MACCR_ENABLE_ALL
;
226 maccr
|= FTGMAC100_MACCR_FAST_MODE
;
230 maccr
|= FTGMAC100_MACCR_GIGA_MODE
;
234 iowrite32(maccr
, priv
->base
+ FTGMAC100_OFFSET_MACCR
);
237 static void ftgmac100_stop_hw(struct ftgmac100
*priv
)
239 iowrite32(0, priv
->base
+ FTGMAC100_OFFSET_MACCR
);
242 /******************************************************************************
243 * internal functions (receive descriptor)
244 *****************************************************************************/
245 static bool ftgmac100_rxdes_first_segment(struct ftgmac100_rxdes
*rxdes
)
247 return rxdes
->rxdes0
& cpu_to_le32(FTGMAC100_RXDES0_FRS
);
250 static bool ftgmac100_rxdes_last_segment(struct ftgmac100_rxdes
*rxdes
)
252 return rxdes
->rxdes0
& cpu_to_le32(FTGMAC100_RXDES0_LRS
);
255 static bool ftgmac100_rxdes_packet_ready(struct ftgmac100_rxdes
*rxdes
)
257 return rxdes
->rxdes0
& cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY
);
260 static void ftgmac100_rxdes_set_dma_own(struct ftgmac100_rxdes
*rxdes
)
262 /* clear status bits */
263 rxdes
->rxdes0
&= cpu_to_le32(FTGMAC100_RXDES0_EDORR
);
266 static bool ftgmac100_rxdes_rx_error(struct ftgmac100_rxdes
*rxdes
)
268 return rxdes
->rxdes0
& cpu_to_le32(FTGMAC100_RXDES0_RX_ERR
);
271 static bool ftgmac100_rxdes_crc_error(struct ftgmac100_rxdes
*rxdes
)
273 return rxdes
->rxdes0
& cpu_to_le32(FTGMAC100_RXDES0_CRC_ERR
);
276 static bool ftgmac100_rxdes_frame_too_long(struct ftgmac100_rxdes
*rxdes
)
278 return rxdes
->rxdes0
& cpu_to_le32(FTGMAC100_RXDES0_FTL
);
281 static bool ftgmac100_rxdes_runt(struct ftgmac100_rxdes
*rxdes
)
283 return rxdes
->rxdes0
& cpu_to_le32(FTGMAC100_RXDES0_RUNT
);
286 static bool ftgmac100_rxdes_odd_nibble(struct ftgmac100_rxdes
*rxdes
)
288 return rxdes
->rxdes0
& cpu_to_le32(FTGMAC100_RXDES0_RX_ODD_NB
);
291 static unsigned int ftgmac100_rxdes_data_length(struct ftgmac100_rxdes
*rxdes
)
293 return le32_to_cpu(rxdes
->rxdes0
) & FTGMAC100_RXDES0_VDBC
;
296 static bool ftgmac100_rxdes_multicast(struct ftgmac100_rxdes
*rxdes
)
298 return rxdes
->rxdes0
& cpu_to_le32(FTGMAC100_RXDES0_MULTICAST
);
301 static void ftgmac100_rxdes_set_end_of_ring(struct ftgmac100_rxdes
*rxdes
)
303 rxdes
->rxdes0
|= cpu_to_le32(FTGMAC100_RXDES0_EDORR
);
306 static void ftgmac100_rxdes_set_dma_addr(struct ftgmac100_rxdes
*rxdes
,
309 rxdes
->rxdes3
= cpu_to_le32(addr
);
312 static dma_addr_t
ftgmac100_rxdes_get_dma_addr(struct ftgmac100_rxdes
*rxdes
)
314 return le32_to_cpu(rxdes
->rxdes3
);
317 static bool ftgmac100_rxdes_is_tcp(struct ftgmac100_rxdes
*rxdes
)
319 return (rxdes
->rxdes1
& cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK
)) ==
320 cpu_to_le32(FTGMAC100_RXDES1_PROT_TCPIP
);
323 static bool ftgmac100_rxdes_is_udp(struct ftgmac100_rxdes
*rxdes
)
325 return (rxdes
->rxdes1
& cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK
)) ==
326 cpu_to_le32(FTGMAC100_RXDES1_PROT_UDPIP
);
329 static bool ftgmac100_rxdes_tcpcs_err(struct ftgmac100_rxdes
*rxdes
)
331 return rxdes
->rxdes1
& cpu_to_le32(FTGMAC100_RXDES1_TCP_CHKSUM_ERR
);
334 static bool ftgmac100_rxdes_udpcs_err(struct ftgmac100_rxdes
*rxdes
)
336 return rxdes
->rxdes1
& cpu_to_le32(FTGMAC100_RXDES1_UDP_CHKSUM_ERR
);
339 static bool ftgmac100_rxdes_ipcs_err(struct ftgmac100_rxdes
*rxdes
)
341 return rxdes
->rxdes1
& cpu_to_le32(FTGMAC100_RXDES1_IP_CHKSUM_ERR
);
345 * rxdes2 is not used by hardware. We use it to keep track of page.
346 * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
348 static void ftgmac100_rxdes_set_page(struct ftgmac100_rxdes
*rxdes
, struct page
*page
)
350 rxdes
->rxdes2
= (unsigned int)page
;
353 static struct page
*ftgmac100_rxdes_get_page(struct ftgmac100_rxdes
*rxdes
)
355 return (struct page
*)rxdes
->rxdes2
;
358 /******************************************************************************
359 * internal functions (receive)
360 *****************************************************************************/
361 static int ftgmac100_next_rx_pointer(int pointer
)
363 return (pointer
+ 1) & (RX_QUEUE_ENTRIES
- 1);
366 static void ftgmac100_rx_pointer_advance(struct ftgmac100
*priv
)
368 priv
->rx_pointer
= ftgmac100_next_rx_pointer(priv
->rx_pointer
);
371 static struct ftgmac100_rxdes
*ftgmac100_current_rxdes(struct ftgmac100
*priv
)
373 return &priv
->descs
->rxdes
[priv
->rx_pointer
];
376 static struct ftgmac100_rxdes
*
377 ftgmac100_rx_locate_first_segment(struct ftgmac100
*priv
)
379 struct ftgmac100_rxdes
*rxdes
= ftgmac100_current_rxdes(priv
);
381 while (ftgmac100_rxdes_packet_ready(rxdes
)) {
382 if (ftgmac100_rxdes_first_segment(rxdes
))
385 ftgmac100_rxdes_set_dma_own(rxdes
);
386 ftgmac100_rx_pointer_advance(priv
);
387 rxdes
= ftgmac100_current_rxdes(priv
);
393 static bool ftgmac100_rx_packet_error(struct ftgmac100
*priv
,
394 struct ftgmac100_rxdes
*rxdes
)
396 struct net_device
*netdev
= priv
->netdev
;
399 if (unlikely(ftgmac100_rxdes_rx_error(rxdes
))) {
401 netdev_info(netdev
, "rx err\n");
403 netdev
->stats
.rx_errors
++;
407 if (unlikely(ftgmac100_rxdes_crc_error(rxdes
))) {
409 netdev_info(netdev
, "rx crc err\n");
411 netdev
->stats
.rx_crc_errors
++;
413 } else if (unlikely(ftgmac100_rxdes_ipcs_err(rxdes
))) {
415 netdev_info(netdev
, "rx IP checksum err\n");
420 if (unlikely(ftgmac100_rxdes_frame_too_long(rxdes
))) {
422 netdev_info(netdev
, "rx frame too long\n");
424 netdev
->stats
.rx_length_errors
++;
426 } else if (unlikely(ftgmac100_rxdes_runt(rxdes
))) {
428 netdev_info(netdev
, "rx runt\n");
430 netdev
->stats
.rx_length_errors
++;
432 } else if (unlikely(ftgmac100_rxdes_odd_nibble(rxdes
))) {
434 netdev_info(netdev
, "rx odd nibble\n");
436 netdev
->stats
.rx_length_errors
++;
443 static void ftgmac100_rx_drop_packet(struct ftgmac100
*priv
)
445 struct net_device
*netdev
= priv
->netdev
;
446 struct ftgmac100_rxdes
*rxdes
= ftgmac100_current_rxdes(priv
);
450 netdev_dbg(netdev
, "drop packet %p\n", rxdes
);
453 if (ftgmac100_rxdes_last_segment(rxdes
))
456 ftgmac100_rxdes_set_dma_own(rxdes
);
457 ftgmac100_rx_pointer_advance(priv
);
458 rxdes
= ftgmac100_current_rxdes(priv
);
459 } while (!done
&& ftgmac100_rxdes_packet_ready(rxdes
));
461 netdev
->stats
.rx_dropped
++;
464 static bool ftgmac100_rx_packet(struct ftgmac100
*priv
, int *processed
)
466 struct net_device
*netdev
= priv
->netdev
;
467 struct ftgmac100_rxdes
*rxdes
;
471 rxdes
= ftgmac100_rx_locate_first_segment(priv
);
475 if (unlikely(ftgmac100_rx_packet_error(priv
, rxdes
))) {
476 ftgmac100_rx_drop_packet(priv
);
480 /* start processing */
481 skb
= netdev_alloc_skb_ip_align(netdev
, 128);
482 if (unlikely(!skb
)) {
484 netdev_err(netdev
, "rx skb alloc failed\n");
486 ftgmac100_rx_drop_packet(priv
);
490 if (unlikely(ftgmac100_rxdes_multicast(rxdes
)))
491 netdev
->stats
.multicast
++;
494 * It seems that HW does checksum incorrectly with fragmented packets,
495 * so we are conservative here - if HW checksum error, let software do
496 * the checksum again.
498 if ((ftgmac100_rxdes_is_tcp(rxdes
) && !ftgmac100_rxdes_tcpcs_err(rxdes
)) ||
499 (ftgmac100_rxdes_is_udp(rxdes
) && !ftgmac100_rxdes_udpcs_err(rxdes
)))
500 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
503 dma_addr_t map
= ftgmac100_rxdes_get_dma_addr(rxdes
);
504 struct page
*page
= ftgmac100_rxdes_get_page(rxdes
);
507 dma_unmap_page(priv
->dev
, map
, RX_BUF_SIZE
, DMA_FROM_DEVICE
);
509 size
= ftgmac100_rxdes_data_length(rxdes
);
510 skb_fill_page_desc(skb
, skb_shinfo(skb
)->nr_frags
, page
, 0, size
);
513 skb
->data_len
+= size
;
514 skb
->truesize
+= PAGE_SIZE
;
516 if (ftgmac100_rxdes_last_segment(rxdes
))
519 ftgmac100_alloc_rx_page(priv
, rxdes
, GFP_ATOMIC
);
521 ftgmac100_rx_pointer_advance(priv
);
522 rxdes
= ftgmac100_current_rxdes(priv
);
525 /* Small frames are copied into linear part of skb to free one page */
526 if (skb
->len
<= 128) {
527 skb
->truesize
-= PAGE_SIZE
;
528 __pskb_pull_tail(skb
, skb
->len
);
530 /* We pull the minimum amount into linear part */
531 __pskb_pull_tail(skb
, ETH_HLEN
);
533 skb
->protocol
= eth_type_trans(skb
, netdev
);
535 netdev
->stats
.rx_packets
++;
536 netdev
->stats
.rx_bytes
+= skb
->len
;
538 /* push packet to protocol stack */
539 napi_gro_receive(&priv
->napi
, skb
);
545 /******************************************************************************
546 * internal functions (transmit descriptor)
547 *****************************************************************************/
548 static void ftgmac100_txdes_reset(struct ftgmac100_txdes
*txdes
)
550 /* clear all except end of ring bit */
551 txdes
->txdes0
&= cpu_to_le32(FTGMAC100_TXDES0_EDOTR
);
557 static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes
*txdes
)
559 return txdes
->txdes0
& cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN
);
562 static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes
*txdes
)
565 * Make sure dma own bit will not be set before any other
569 txdes
->txdes0
|= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN
);
572 static void ftgmac100_txdes_set_end_of_ring(struct ftgmac100_txdes
*txdes
)
574 txdes
->txdes0
|= cpu_to_le32(FTGMAC100_TXDES0_EDOTR
);
577 static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes
*txdes
)
579 txdes
->txdes0
|= cpu_to_le32(FTGMAC100_TXDES0_FTS
);
582 static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes
*txdes
)
584 txdes
->txdes0
|= cpu_to_le32(FTGMAC100_TXDES0_LTS
);
587 static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes
*txdes
,
590 txdes
->txdes0
|= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len
));
593 static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes
*txdes
)
595 txdes
->txdes1
|= cpu_to_le32(FTGMAC100_TXDES1_TXIC
);
598 static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes
*txdes
)
600 txdes
->txdes1
|= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM
);
603 static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes
*txdes
)
605 txdes
->txdes1
|= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM
);
608 static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes
*txdes
)
610 txdes
->txdes1
|= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM
);
613 static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes
*txdes
,
616 txdes
->txdes3
= cpu_to_le32(addr
);
619 static dma_addr_t
ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes
*txdes
)
621 return le32_to_cpu(txdes
->txdes3
);
625 * txdes2 is not used by hardware. We use it to keep track of socket buffer.
626 * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
628 static void ftgmac100_txdes_set_skb(struct ftgmac100_txdes
*txdes
,
631 txdes
->txdes2
= (unsigned int)skb
;
634 static struct sk_buff
*ftgmac100_txdes_get_skb(struct ftgmac100_txdes
*txdes
)
636 return (struct sk_buff
*)txdes
->txdes2
;
639 /******************************************************************************
640 * internal functions (transmit)
641 *****************************************************************************/
642 static int ftgmac100_next_tx_pointer(int pointer
)
644 return (pointer
+ 1) & (TX_QUEUE_ENTRIES
- 1);
647 static void ftgmac100_tx_pointer_advance(struct ftgmac100
*priv
)
649 priv
->tx_pointer
= ftgmac100_next_tx_pointer(priv
->tx_pointer
);
652 static void ftgmac100_tx_clean_pointer_advance(struct ftgmac100
*priv
)
654 priv
->tx_clean_pointer
= ftgmac100_next_tx_pointer(priv
->tx_clean_pointer
);
657 static struct ftgmac100_txdes
*ftgmac100_current_txdes(struct ftgmac100
*priv
)
659 return &priv
->descs
->txdes
[priv
->tx_pointer
];
662 static struct ftgmac100_txdes
*
663 ftgmac100_current_clean_txdes(struct ftgmac100
*priv
)
665 return &priv
->descs
->txdes
[priv
->tx_clean_pointer
];
668 static bool ftgmac100_tx_complete_packet(struct ftgmac100
*priv
)
670 struct net_device
*netdev
= priv
->netdev
;
671 struct ftgmac100_txdes
*txdes
;
675 if (priv
->tx_pending
== 0)
678 txdes
= ftgmac100_current_clean_txdes(priv
);
680 if (ftgmac100_txdes_owned_by_dma(txdes
))
683 skb
= ftgmac100_txdes_get_skb(txdes
);
684 map
= ftgmac100_txdes_get_dma_addr(txdes
);
686 netdev
->stats
.tx_packets
++;
687 netdev
->stats
.tx_bytes
+= skb
->len
;
689 dma_unmap_single(priv
->dev
, map
, skb_headlen(skb
), DMA_TO_DEVICE
);
693 ftgmac100_txdes_reset(txdes
);
695 ftgmac100_tx_clean_pointer_advance(priv
);
697 spin_lock(&priv
->tx_lock
);
699 spin_unlock(&priv
->tx_lock
);
700 netif_wake_queue(netdev
);
705 static void ftgmac100_tx_complete(struct ftgmac100
*priv
)
707 while (ftgmac100_tx_complete_packet(priv
))
711 static int ftgmac100_xmit(struct ftgmac100
*priv
, struct sk_buff
*skb
,
714 struct net_device
*netdev
= priv
->netdev
;
715 struct ftgmac100_txdes
*txdes
;
716 unsigned int len
= (skb
->len
< ETH_ZLEN
) ? ETH_ZLEN
: skb
->len
;
718 txdes
= ftgmac100_current_txdes(priv
);
719 ftgmac100_tx_pointer_advance(priv
);
721 /* setup TX descriptor */
722 ftgmac100_txdes_set_skb(txdes
, skb
);
723 ftgmac100_txdes_set_dma_addr(txdes
, map
);
724 ftgmac100_txdes_set_buffer_size(txdes
, len
);
726 ftgmac100_txdes_set_first_segment(txdes
);
727 ftgmac100_txdes_set_last_segment(txdes
);
728 ftgmac100_txdes_set_txint(txdes
);
729 if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
730 __be16 protocol
= skb
->protocol
;
732 if (protocol
== cpu_to_be16(ETH_P_IP
)) {
733 u8 ip_proto
= ip_hdr(skb
)->protocol
;
735 ftgmac100_txdes_set_ipcs(txdes
);
736 if (ip_proto
== IPPROTO_TCP
)
737 ftgmac100_txdes_set_tcpcs(txdes
);
738 else if (ip_proto
== IPPROTO_UDP
)
739 ftgmac100_txdes_set_udpcs(txdes
);
743 spin_lock(&priv
->tx_lock
);
745 if (priv
->tx_pending
== TX_QUEUE_ENTRIES
)
746 netif_stop_queue(netdev
);
749 ftgmac100_txdes_set_dma_own(txdes
);
750 spin_unlock(&priv
->tx_lock
);
752 ftgmac100_txdma_normal_prio_start_polling(priv
);
757 /******************************************************************************
758 * internal functions (buffer)
759 *****************************************************************************/
760 static int ftgmac100_alloc_rx_page(struct ftgmac100
*priv
,
761 struct ftgmac100_rxdes
*rxdes
, gfp_t gfp
)
763 struct net_device
*netdev
= priv
->netdev
;
767 page
= alloc_page(gfp
);
770 netdev_err(netdev
, "failed to allocate rx page\n");
774 map
= dma_map_page(priv
->dev
, page
, 0, RX_BUF_SIZE
, DMA_FROM_DEVICE
);
775 if (unlikely(dma_mapping_error(priv
->dev
, map
))) {
777 netdev_err(netdev
, "failed to map rx page\n");
782 ftgmac100_rxdes_set_page(rxdes
, page
);
783 ftgmac100_rxdes_set_dma_addr(rxdes
, map
);
784 ftgmac100_rxdes_set_dma_own(rxdes
);
788 static void ftgmac100_free_buffers(struct ftgmac100
*priv
)
792 for (i
= 0; i
< RX_QUEUE_ENTRIES
; i
++) {
793 struct ftgmac100_rxdes
*rxdes
= &priv
->descs
->rxdes
[i
];
794 struct page
*page
= ftgmac100_rxdes_get_page(rxdes
);
795 dma_addr_t map
= ftgmac100_rxdes_get_dma_addr(rxdes
);
800 dma_unmap_page(priv
->dev
, map
, RX_BUF_SIZE
, DMA_FROM_DEVICE
);
804 for (i
= 0; i
< TX_QUEUE_ENTRIES
; i
++) {
805 struct ftgmac100_txdes
*txdes
= &priv
->descs
->txdes
[i
];
806 struct sk_buff
*skb
= ftgmac100_txdes_get_skb(txdes
);
807 dma_addr_t map
= ftgmac100_txdes_get_dma_addr(txdes
);
812 dma_unmap_single(priv
->dev
, map
, skb_headlen(skb
), DMA_TO_DEVICE
);
816 dma_free_coherent(priv
->dev
, sizeof(struct ftgmac100_descs
),
817 priv
->descs
, priv
->descs_dma_addr
);
820 static int ftgmac100_alloc_buffers(struct ftgmac100
*priv
)
824 priv
->descs
= dma_zalloc_coherent(priv
->dev
,
825 sizeof(struct ftgmac100_descs
),
826 &priv
->descs_dma_addr
, GFP_KERNEL
);
830 /* initialize RX ring */
831 ftgmac100_rxdes_set_end_of_ring(&priv
->descs
->rxdes
[RX_QUEUE_ENTRIES
- 1]);
833 for (i
= 0; i
< RX_QUEUE_ENTRIES
; i
++) {
834 struct ftgmac100_rxdes
*rxdes
= &priv
->descs
->rxdes
[i
];
836 if (ftgmac100_alloc_rx_page(priv
, rxdes
, GFP_KERNEL
))
840 /* initialize TX ring */
841 ftgmac100_txdes_set_end_of_ring(&priv
->descs
->txdes
[TX_QUEUE_ENTRIES
- 1]);
845 ftgmac100_free_buffers(priv
);
849 /******************************************************************************
850 * internal functions (mdio)
851 *****************************************************************************/
852 static void ftgmac100_adjust_link(struct net_device
*netdev
)
854 struct ftgmac100
*priv
= netdev_priv(netdev
);
855 struct phy_device
*phydev
= netdev
->phydev
;
858 if (phydev
->speed
== priv
->old_speed
)
861 priv
->old_speed
= phydev
->speed
;
863 ier
= ioread32(priv
->base
+ FTGMAC100_OFFSET_IER
);
865 /* disable all interrupts */
866 iowrite32(0, priv
->base
+ FTGMAC100_OFFSET_IER
);
868 netif_stop_queue(netdev
);
869 ftgmac100_stop_hw(priv
);
871 netif_start_queue(netdev
);
872 ftgmac100_init_hw(priv
);
873 ftgmac100_start_hw(priv
, phydev
->speed
);
875 /* re-enable interrupts */
876 iowrite32(ier
, priv
->base
+ FTGMAC100_OFFSET_IER
);
879 static int ftgmac100_mii_probe(struct ftgmac100
*priv
)
881 struct net_device
*netdev
= priv
->netdev
;
882 struct phy_device
*phydev
;
884 phydev
= phy_find_first(priv
->mii_bus
);
886 netdev_info(netdev
, "%s: no PHY found\n", netdev
->name
);
890 phydev
= phy_connect(netdev
, phydev_name(phydev
),
891 &ftgmac100_adjust_link
, PHY_INTERFACE_MODE_GMII
);
893 if (IS_ERR(phydev
)) {
894 netdev_err(netdev
, "%s: Could not attach to PHY\n", netdev
->name
);
895 return PTR_ERR(phydev
);
901 /******************************************************************************
902 * struct mii_bus functions
903 *****************************************************************************/
904 static int ftgmac100_mdiobus_read(struct mii_bus
*bus
, int phy_addr
, int regnum
)
906 struct net_device
*netdev
= bus
->priv
;
907 struct ftgmac100
*priv
= netdev_priv(netdev
);
911 phycr
= ioread32(priv
->base
+ FTGMAC100_OFFSET_PHYCR
);
913 /* preserve MDC cycle threshold */
914 phycr
&= FTGMAC100_PHYCR_MDC_CYCTHR_MASK
;
916 phycr
|= FTGMAC100_PHYCR_PHYAD(phy_addr
) |
917 FTGMAC100_PHYCR_REGAD(regnum
) |
918 FTGMAC100_PHYCR_MIIRD
;
920 iowrite32(phycr
, priv
->base
+ FTGMAC100_OFFSET_PHYCR
);
922 for (i
= 0; i
< 10; i
++) {
923 phycr
= ioread32(priv
->base
+ FTGMAC100_OFFSET_PHYCR
);
925 if ((phycr
& FTGMAC100_PHYCR_MIIRD
) == 0) {
928 data
= ioread32(priv
->base
+ FTGMAC100_OFFSET_PHYDATA
);
929 return FTGMAC100_PHYDATA_MIIRDATA(data
);
935 netdev_err(netdev
, "mdio read timed out\n");
939 static int ftgmac100_mdiobus_write(struct mii_bus
*bus
, int phy_addr
,
940 int regnum
, u16 value
)
942 struct net_device
*netdev
= bus
->priv
;
943 struct ftgmac100
*priv
= netdev_priv(netdev
);
948 phycr
= ioread32(priv
->base
+ FTGMAC100_OFFSET_PHYCR
);
950 /* preserve MDC cycle threshold */
951 phycr
&= FTGMAC100_PHYCR_MDC_CYCTHR_MASK
;
953 phycr
|= FTGMAC100_PHYCR_PHYAD(phy_addr
) |
954 FTGMAC100_PHYCR_REGAD(regnum
) |
955 FTGMAC100_PHYCR_MIIWR
;
957 data
= FTGMAC100_PHYDATA_MIIWDATA(value
);
959 iowrite32(data
, priv
->base
+ FTGMAC100_OFFSET_PHYDATA
);
960 iowrite32(phycr
, priv
->base
+ FTGMAC100_OFFSET_PHYCR
);
962 for (i
= 0; i
< 10; i
++) {
963 phycr
= ioread32(priv
->base
+ FTGMAC100_OFFSET_PHYCR
);
965 if ((phycr
& FTGMAC100_PHYCR_MIIWR
) == 0)
971 netdev_err(netdev
, "mdio write timed out\n");
975 /******************************************************************************
976 * struct ethtool_ops functions
977 *****************************************************************************/
978 static void ftgmac100_get_drvinfo(struct net_device
*netdev
,
979 struct ethtool_drvinfo
*info
)
981 strlcpy(info
->driver
, DRV_NAME
, sizeof(info
->driver
));
982 strlcpy(info
->version
, DRV_VERSION
, sizeof(info
->version
));
983 strlcpy(info
->bus_info
, dev_name(&netdev
->dev
), sizeof(info
->bus_info
));
986 static const struct ethtool_ops ftgmac100_ethtool_ops
= {
987 .get_drvinfo
= ftgmac100_get_drvinfo
,
988 .get_link
= ethtool_op_get_link
,
989 .get_link_ksettings
= phy_ethtool_get_link_ksettings
,
990 .set_link_ksettings
= phy_ethtool_set_link_ksettings
,
993 /******************************************************************************
995 *****************************************************************************/
996 static irqreturn_t
ftgmac100_interrupt(int irq
, void *dev_id
)
998 struct net_device
*netdev
= dev_id
;
999 struct ftgmac100
*priv
= netdev_priv(netdev
);
1001 /* When running in NCSI mode, the interface should be ready for
1002 * receiving or transmitting NCSI packets before it's opened.
1004 if (likely(priv
->use_ncsi
|| netif_running(netdev
))) {
1005 /* Disable interrupts for polling */
1006 iowrite32(0, priv
->base
+ FTGMAC100_OFFSET_IER
);
1007 napi_schedule(&priv
->napi
);
1013 /******************************************************************************
1014 * struct napi_struct functions
1015 *****************************************************************************/
1016 static int ftgmac100_poll(struct napi_struct
*napi
, int budget
)
1018 struct ftgmac100
*priv
= container_of(napi
, struct ftgmac100
, napi
);
1019 struct net_device
*netdev
= priv
->netdev
;
1020 unsigned int status
;
1021 bool completed
= true;
1024 status
= ioread32(priv
->base
+ FTGMAC100_OFFSET_ISR
);
1025 iowrite32(status
, priv
->base
+ FTGMAC100_OFFSET_ISR
);
1027 if (status
& (FTGMAC100_INT_RPKT_BUF
| FTGMAC100_INT_NO_RXBUF
)) {
1029 * FTGMAC100_INT_RPKT_BUF:
1030 * RX DMA has received packets into RX buffer successfully
1032 * FTGMAC100_INT_NO_RXBUF:
1033 * RX buffer unavailable
1038 retry
= ftgmac100_rx_packet(priv
, &rx
);
1039 } while (retry
&& rx
< budget
);
1041 if (retry
&& rx
== budget
)
1045 if (status
& (FTGMAC100_INT_XPKT_ETH
| FTGMAC100_INT_XPKT_LOST
)) {
1047 * FTGMAC100_INT_XPKT_ETH:
1048 * packet transmitted to ethernet successfully
1050 * FTGMAC100_INT_XPKT_LOST:
1051 * packet transmitted to ethernet lost due to late
1052 * collision or excessive collision
1054 ftgmac100_tx_complete(priv
);
1057 if (status
& priv
->int_mask_all
& (FTGMAC100_INT_NO_RXBUF
|
1058 FTGMAC100_INT_RPKT_LOST
| FTGMAC100_INT_AHB_ERR
|
1059 FTGMAC100_INT_PHYSTS_CHG
)) {
1060 if (net_ratelimit())
1061 netdev_info(netdev
, "[ISR] = 0x%x: %s%s%s%s\n", status
,
1062 status
& FTGMAC100_INT_NO_RXBUF
? "NO_RXBUF " : "",
1063 status
& FTGMAC100_INT_RPKT_LOST
? "RPKT_LOST " : "",
1064 status
& FTGMAC100_INT_AHB_ERR
? "AHB_ERR " : "",
1065 status
& FTGMAC100_INT_PHYSTS_CHG
? "PHYSTS_CHG" : "");
1067 if (status
& FTGMAC100_INT_NO_RXBUF
) {
1068 /* RX buffer unavailable */
1069 netdev
->stats
.rx_over_errors
++;
1072 if (status
& FTGMAC100_INT_RPKT_LOST
) {
1073 /* received packet lost due to RX FIFO full */
1074 netdev
->stats
.rx_fifo_errors
++;
1079 napi_complete(napi
);
1081 /* enable all interrupts */
1082 iowrite32(priv
->int_mask_all
,
1083 priv
->base
+ FTGMAC100_OFFSET_IER
);
1089 /******************************************************************************
1090 * struct net_device_ops functions
1091 *****************************************************************************/
1092 static int ftgmac100_open(struct net_device
*netdev
)
1094 struct ftgmac100
*priv
= netdev_priv(netdev
);
1097 err
= ftgmac100_alloc_buffers(priv
);
1099 netdev_err(netdev
, "failed to allocate buffers\n");
1103 err
= request_irq(priv
->irq
, ftgmac100_interrupt
, 0, netdev
->name
, netdev
);
1105 netdev_err(netdev
, "failed to request irq %d\n", priv
->irq
);
1109 priv
->rx_pointer
= 0;
1110 priv
->tx_clean_pointer
= 0;
1111 priv
->tx_pointer
= 0;
1112 priv
->tx_pending
= 0;
1114 err
= ftgmac100_reset_hw(priv
);
1118 ftgmac100_init_hw(priv
);
1119 ftgmac100_start_hw(priv
, priv
->use_ncsi
? 100 : 10);
1121 phy_start(netdev
->phydev
);
1122 else if (priv
->use_ncsi
)
1123 netif_carrier_on(netdev
);
1125 napi_enable(&priv
->napi
);
1126 netif_start_queue(netdev
);
1128 /* enable all interrupts */
1129 iowrite32(priv
->int_mask_all
, priv
->base
+ FTGMAC100_OFFSET_IER
);
1131 /* Start the NCSI device */
1132 if (priv
->use_ncsi
) {
1133 err
= ncsi_start_dev(priv
->ndev
);
1138 priv
->enabled
= true;
1143 napi_disable(&priv
->napi
);
1144 netif_stop_queue(netdev
);
1145 iowrite32(0, priv
->base
+ FTGMAC100_OFFSET_IER
);
1147 free_irq(priv
->irq
, netdev
);
1149 ftgmac100_free_buffers(priv
);
1154 static int ftgmac100_stop(struct net_device
*netdev
)
1156 struct ftgmac100
*priv
= netdev_priv(netdev
);
1161 /* disable all interrupts */
1162 priv
->enabled
= false;
1163 iowrite32(0, priv
->base
+ FTGMAC100_OFFSET_IER
);
1165 netif_stop_queue(netdev
);
1166 napi_disable(&priv
->napi
);
1168 phy_stop(netdev
->phydev
);
1170 ftgmac100_stop_hw(priv
);
1171 free_irq(priv
->irq
, netdev
);
1172 ftgmac100_free_buffers(priv
);
1177 static int ftgmac100_hard_start_xmit(struct sk_buff
*skb
,
1178 struct net_device
*netdev
)
1180 struct ftgmac100
*priv
= netdev_priv(netdev
);
1183 if (unlikely(skb
->len
> MAX_PKT_SIZE
)) {
1184 if (net_ratelimit())
1185 netdev_dbg(netdev
, "tx packet too big\n");
1187 netdev
->stats
.tx_dropped
++;
1189 return NETDEV_TX_OK
;
1192 map
= dma_map_single(priv
->dev
, skb
->data
, skb_headlen(skb
), DMA_TO_DEVICE
);
1193 if (unlikely(dma_mapping_error(priv
->dev
, map
))) {
1195 if (net_ratelimit())
1196 netdev_err(netdev
, "map socket buffer failed\n");
1198 netdev
->stats
.tx_dropped
++;
1200 return NETDEV_TX_OK
;
1203 return ftgmac100_xmit(priv
, skb
, map
);
1207 static int ftgmac100_do_ioctl(struct net_device
*netdev
, struct ifreq
*ifr
, int cmd
)
1209 if (!netdev
->phydev
)
1212 return phy_mii_ioctl(netdev
->phydev
, ifr
, cmd
);
1215 static const struct net_device_ops ftgmac100_netdev_ops
= {
1216 .ndo_open
= ftgmac100_open
,
1217 .ndo_stop
= ftgmac100_stop
,
1218 .ndo_start_xmit
= ftgmac100_hard_start_xmit
,
1219 .ndo_set_mac_address
= ftgmac100_set_mac_addr
,
1220 .ndo_validate_addr
= eth_validate_addr
,
1221 .ndo_do_ioctl
= ftgmac100_do_ioctl
,
1224 static int ftgmac100_setup_mdio(struct net_device
*netdev
)
1226 struct ftgmac100
*priv
= netdev_priv(netdev
);
1227 struct platform_device
*pdev
= to_platform_device(priv
->dev
);
1230 /* initialize mdio bus */
1231 priv
->mii_bus
= mdiobus_alloc();
1235 priv
->mii_bus
->name
= "ftgmac100_mdio";
1236 snprintf(priv
->mii_bus
->id
, MII_BUS_ID_SIZE
, "%s-%d",
1237 pdev
->name
, pdev
->id
);
1238 priv
->mii_bus
->priv
= priv
->netdev
;
1239 priv
->mii_bus
->read
= ftgmac100_mdiobus_read
;
1240 priv
->mii_bus
->write
= ftgmac100_mdiobus_write
;
1242 for (i
= 0; i
< PHY_MAX_ADDR
; i
++)
1243 priv
->mii_bus
->irq
[i
] = PHY_POLL
;
1245 err
= mdiobus_register(priv
->mii_bus
);
1247 dev_err(priv
->dev
, "Cannot register MDIO bus!\n");
1248 goto err_register_mdiobus
;
1251 err
= ftgmac100_mii_probe(priv
);
1253 dev_err(priv
->dev
, "MII Probe failed!\n");
1260 mdiobus_unregister(priv
->mii_bus
);
1261 err_register_mdiobus
:
1262 mdiobus_free(priv
->mii_bus
);
1266 static void ftgmac100_destroy_mdio(struct net_device
*netdev
)
1268 struct ftgmac100
*priv
= netdev_priv(netdev
);
1270 if (!netdev
->phydev
)
1273 phy_disconnect(netdev
->phydev
);
1274 mdiobus_unregister(priv
->mii_bus
);
1275 mdiobus_free(priv
->mii_bus
);
1278 static void ftgmac100_ncsi_handler(struct ncsi_dev
*nd
)
1280 if (unlikely(nd
->state
!= ncsi_dev_state_functional
))
1283 netdev_info(nd
->dev
, "NCSI interface %s\n",
1284 nd
->link_up
? "up" : "down");
1287 /******************************************************************************
1288 * struct platform_driver functions
1289 *****************************************************************************/
1290 static int ftgmac100_probe(struct platform_device
*pdev
)
1292 struct resource
*res
;
1294 struct net_device
*netdev
;
1295 struct ftgmac100
*priv
;
1301 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1305 irq
= platform_get_irq(pdev
, 0);
1309 /* setup net_device */
1310 netdev
= alloc_etherdev(sizeof(*priv
));
1313 goto err_alloc_etherdev
;
1316 SET_NETDEV_DEV(netdev
, &pdev
->dev
);
1318 netdev
->ethtool_ops
= &ftgmac100_ethtool_ops
;
1319 netdev
->netdev_ops
= &ftgmac100_netdev_ops
;
1321 platform_set_drvdata(pdev
, netdev
);
1323 /* setup private data */
1324 priv
= netdev_priv(netdev
);
1325 priv
->netdev
= netdev
;
1326 priv
->dev
= &pdev
->dev
;
1328 spin_lock_init(&priv
->tx_lock
);
1330 /* initialize NAPI */
1331 netif_napi_add(netdev
, &priv
->napi
, ftgmac100_poll
, 64);
1334 priv
->res
= request_mem_region(res
->start
, resource_size(res
),
1335 dev_name(&pdev
->dev
));
1337 dev_err(&pdev
->dev
, "Could not reserve memory region\n");
1342 priv
->base
= ioremap(res
->start
, resource_size(res
));
1344 dev_err(&pdev
->dev
, "Failed to ioremap ethernet registers\n");
1351 /* MAC address from chip or random one */
1352 ftgmac100_setup_mac(priv
);
1354 priv
->int_mask_all
= (FTGMAC100_INT_RPKT_LOST
|
1355 FTGMAC100_INT_XPKT_ETH
|
1356 FTGMAC100_INT_XPKT_LOST
|
1357 FTGMAC100_INT_AHB_ERR
|
1358 FTGMAC100_INT_PHYSTS_CHG
|
1359 FTGMAC100_INT_RPKT_BUF
|
1360 FTGMAC100_INT_NO_RXBUF
);
1361 if (pdev
->dev
.of_node
&&
1362 of_get_property(pdev
->dev
.of_node
, "use-ncsi", NULL
)) {
1363 if (!IS_ENABLED(CONFIG_NET_NCSI
)) {
1364 dev_err(&pdev
->dev
, "NCSI stack not enabled\n");
1368 dev_info(&pdev
->dev
, "Using NCSI interface\n");
1369 priv
->use_ncsi
= true;
1370 priv
->int_mask_all
&= ~FTGMAC100_INT_PHYSTS_CHG
;
1371 priv
->ndev
= ncsi_register_dev(netdev
, ftgmac100_ncsi_handler
);
1375 priv
->use_ncsi
= false;
1376 err
= ftgmac100_setup_mdio(netdev
);
1378 goto err_setup_mdio
;
1381 /* We have to disable on-chip IP checksum functionality
1382 * when NCSI is enabled on the interface. It doesn't work
1385 netdev
->features
= NETIF_F_IP_CSUM
| NETIF_F_GRO
;
1386 if (priv
->use_ncsi
&&
1387 of_get_property(pdev
->dev
.of_node
, "no-hw-checksum", NULL
))
1388 netdev
->features
&= ~NETIF_F_IP_CSUM
;
1391 /* register network device */
1392 err
= register_netdev(netdev
);
1394 dev_err(&pdev
->dev
, "Failed to register netdev\n");
1395 goto err_register_netdev
;
1398 netdev_info(netdev
, "irq %d, mapped at %p\n", priv
->irq
, priv
->base
);
1403 err_register_netdev
:
1404 ftgmac100_destroy_mdio(netdev
);
1406 iounmap(priv
->base
);
1408 release_resource(priv
->res
);
1410 netif_napi_del(&priv
->napi
);
1411 free_netdev(netdev
);
1416 static int __exit
ftgmac100_remove(struct platform_device
*pdev
)
1418 struct net_device
*netdev
;
1419 struct ftgmac100
*priv
;
1421 netdev
= platform_get_drvdata(pdev
);
1422 priv
= netdev_priv(netdev
);
1424 unregister_netdev(netdev
);
1425 ftgmac100_destroy_mdio(netdev
);
1427 iounmap(priv
->base
);
1428 release_resource(priv
->res
);
1430 netif_napi_del(&priv
->napi
);
1431 free_netdev(netdev
);
1435 static const struct of_device_id ftgmac100_of_match
[] = {
1436 { .compatible
= "faraday,ftgmac100" },
1439 MODULE_DEVICE_TABLE(of
, ftgmac100_of_match
);
1441 static struct platform_driver ftgmac100_driver
= {
1442 .probe
= ftgmac100_probe
,
1443 .remove
= __exit_p(ftgmac100_remove
),
1446 .of_match_table
= ftgmac100_of_match
,
1449 module_platform_driver(ftgmac100_driver
);
1451 MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
1452 MODULE_DESCRIPTION("FTGMAC100 driver");
1453 MODULE_LICENSE("GPL");