2 * Copyright (c) 2012-2016 Qualcomm Atheros, Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
20 #include <linux/netdevice.h>
21 #include <linux/wireless.h>
22 #include <net/cfg80211.h>
23 #include <linux/timex.h>
24 #include <linux/types.h>
26 #include "wil_platform.h"
28 extern bool no_fw_recovery
;
29 extern unsigned int mtu_max
;
30 extern unsigned short rx_ring_overflow_thrsh
;
32 extern u32 vring_idle_trsh
;
33 extern bool rx_align_2
;
36 #define WIL_NAME "wil6210"
37 #define WIL_FW_NAME "wil6210.fw" /* code */
38 #define WIL_FW2_NAME "wil6210.brd" /* board & radio parameters */
40 #define WIL_MAX_BUS_REQUEST_KBPS 800000 /* ~6.1Gbps */
43 * extract bits [@b0:@b1] (inclusive) from the value @x
44 * it should be @b0 <= @b1, or result is incorrect
46 static inline u32
WIL_GET_BITS(u32 x
, int b0
, int b1
)
48 return (x
>> b0
) & ((1 << (b1
- b0
+ 1)) - 1);
51 #define WIL6210_MEM_SIZE (2*1024*1024UL)
53 #define WIL_TX_Q_LEN_DEFAULT (4000)
54 #define WIL_RX_RING_SIZE_ORDER_DEFAULT (10)
55 #define WIL_TX_RING_SIZE_ORDER_DEFAULT (12)
56 #define WIL_BCAST_RING_SIZE_ORDER_DEFAULT (7)
57 #define WIL_BCAST_MCS0_LIMIT (1024) /* limit for MCS0 frame size */
58 /* limit ring size in range [32..32k] */
59 #define WIL_RING_SIZE_ORDER_MIN (5)
60 #define WIL_RING_SIZE_ORDER_MAX (15)
61 #define WIL6210_MAX_TX_RINGS (24) /* HW limit */
62 #define WIL6210_MAX_CID (8) /* HW limit */
63 #define WIL6210_NAPI_BUDGET (16) /* arbitrary */
64 #define WIL_MAX_AMPDU_SIZE (64 * 1024) /* FW/HW limit */
65 #define WIL_MAX_AGG_WSIZE (32) /* FW/HW limit */
66 /* Hardware offload block adds the following:
67 * 26 bytes - 3-address QoS data header
68 * 8 bytes - IV + EIV (for GCMP)
70 * 16 bytes - MIC (for GCMP)
73 #define WIL_MAX_MPDU_OVERHEAD (62)
75 /* Calculate MAC buffer size for the firmware. It includes all overhead,
76 * as it will go over the air, and need to be 8 byte aligned
78 static inline u32
wil_mtu2macbuf(u32 mtu
)
80 return ALIGN(mtu
+ WIL_MAX_MPDU_OVERHEAD
, 8);
83 /* MTU for Ethernet need to take into account 8-byte SNAP header
84 * to be added when encapsulating Ethernet frame into 802.11
86 #define WIL_MAX_ETH_MTU (IEEE80211_MAX_DATA_LEN_DMG - 8)
87 /* Max supported by wil6210 value for interrupt threshold is 5sec. */
88 #define WIL6210_ITR_TRSH_MAX (5000000)
89 #define WIL6210_ITR_TX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
90 #define WIL6210_ITR_RX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
91 #define WIL6210_ITR_TX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
92 #define WIL6210_ITR_RX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
93 #define WIL6210_FW_RECOVERY_RETRIES (5) /* try to recover this many times */
94 #define WIL6210_FW_RECOVERY_TO msecs_to_jiffies(5000)
95 #define WIL6210_SCAN_TO msecs_to_jiffies(10000)
96 #define WIL6210_DISCONNECT_TO_MS (2000)
97 #define WIL6210_RX_HIGH_TRSH_INIT (0)
98 #define WIL6210_RX_HIGH_TRSH_DEFAULT \
99 (1 << (WIL_RX_RING_SIZE_ORDER_DEFAULT - 3))
100 /* Hardware definitions begin */
104 * RGF File | Host addr | FW addr
106 * user_rgf | 0x000000 | 0x880000
107 * dma_rgf | 0x001000 | 0x881000
108 * pcie_rgf | 0x002000 | 0x882000
112 /* Where various structures placed in host address space */
113 #define WIL6210_FW_HOST_OFF (0x880000UL)
115 #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
118 * Interrupt control registers block
120 * each interrupt controlled by the same bit in all registers
123 u32 ICC
; /* Cause Control, RW: 0 - W1C, 1 - COR */
124 u32 ICR
; /* Cause, W1C/COR depending on ICC */
125 u32 ICM
; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
126 u32 ICS
; /* Cause Set, WO */
127 u32 IMV
; /* Mask, RW+S/C */
128 u32 IMS
; /* Mask Set, write 1 to set */
129 u32 IMC
; /* Mask Clear, write 1 to clear */
132 /* registers - FW addresses */
133 #define RGF_USER_USAGE_1 (0x880004)
134 #define RGF_USER_USAGE_6 (0x880018)
135 #define BIT_USER_OOB_MODE BIT(31)
136 #define RGF_USER_HW_MACHINE_STATE (0x8801dc)
137 #define HW_MACHINE_BOOT_DONE (0x3fffffd)
138 #define RGF_USER_USER_CPU_0 (0x8801e0)
139 #define BIT_USER_USER_CPU_MAN_RST BIT(1) /* user_cpu_man_rst */
140 #define RGF_USER_MAC_CPU_0 (0x8801fc)
141 #define BIT_USER_MAC_CPU_MAN_RST BIT(1) /* mac_cpu_man_rst */
142 #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
143 #define RGF_USER_BL (0x880A3C) /* Boot Loader */
144 #define RGF_USER_FW_REV_ID (0x880a8c) /* chip revision */
145 #define RGF_USER_CLKS_CTL_0 (0x880abc)
146 #define BIT_USER_CLKS_CAR_AHB_SW_SEL BIT(1) /* ref clk/PLL */
147 #define BIT_USER_CLKS_RST_PWGD BIT(11) /* reset on "power good" */
148 #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
149 #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
150 #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
151 #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
152 #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
153 #define BIT_HPAL_PERST_FROM_PAD BIT(6)
154 #define BIT_CAR_PERST_RST BIT(7)
155 #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
156 #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
157 #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_0 (0x880c18)
158 #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_1 (0x880c2c)
159 #define RGF_USER_SPARROW_M_4 (0x880c50) /* Sparrow */
160 #define BIT_SPARROW_M_4_SEL_SLEEP_OR_REF BIT(2)
162 #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
163 #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
164 #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
165 #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
166 #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
167 #define BIT_DMA_EP_RX_ICR_RX_HTRSH BIT(1)
168 #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
169 #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
170 #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
171 #define BIT_DMA_EP_MISC_ICR_HALP BIT(27)
172 #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
174 /* Legacy interrupt moderation control (before Sparrow v2)*/
175 #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
176 #define RGF_DMA_ITR_CNT_DATA (0x881c60)
177 #define RGF_DMA_ITR_CNT_CRL (0x881c64)
178 #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
179 #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
180 #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
181 #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
182 #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
184 /* Offload control (Sparrow B0+) */
185 #define RGF_DMA_OFUL_NID_0 (0x881cd4)
186 #define BIT_DMA_OFUL_NID_0_RX_EXT_TR_EN BIT(0)
187 #define BIT_DMA_OFUL_NID_0_TX_EXT_TR_EN BIT(1)
188 #define BIT_DMA_OFUL_NID_0_RX_EXT_A3_SRC BIT(2)
189 #define BIT_DMA_OFUL_NID_0_TX_EXT_A3_SRC BIT(3)
191 /* New (sparrow v2+) interrupt moderation control */
192 #define RGF_DMA_ITR_TX_DESQ_NO_MOD (0x881d40)
193 #define RGF_DMA_ITR_TX_CNT_TRSH (0x881d34)
194 #define RGF_DMA_ITR_TX_CNT_DATA (0x881d38)
195 #define RGF_DMA_ITR_TX_CNT_CTL (0x881d3c)
196 #define BIT_DMA_ITR_TX_CNT_CTL_EN BIT(0)
197 #define BIT_DMA_ITR_TX_CNT_CTL_EXT_TIC_SEL BIT(1)
198 #define BIT_DMA_ITR_TX_CNT_CTL_FOREVER BIT(2)
199 #define BIT_DMA_ITR_TX_CNT_CTL_CLR BIT(3)
200 #define BIT_DMA_ITR_TX_CNT_CTL_REACHED_TRESH BIT(4)
201 #define BIT_DMA_ITR_TX_CNT_CTL_CROSS_EN BIT(5)
202 #define BIT_DMA_ITR_TX_CNT_CTL_FREE_RUNNIG BIT(6)
203 #define RGF_DMA_ITR_TX_IDL_CNT_TRSH (0x881d60)
204 #define RGF_DMA_ITR_TX_IDL_CNT_DATA (0x881d64)
205 #define RGF_DMA_ITR_TX_IDL_CNT_CTL (0x881d68)
206 #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EN BIT(0)
207 #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
208 #define BIT_DMA_ITR_TX_IDL_CNT_CTL_FOREVER BIT(2)
209 #define BIT_DMA_ITR_TX_IDL_CNT_CTL_CLR BIT(3)
210 #define BIT_DMA_ITR_TX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
211 #define RGF_DMA_ITR_RX_DESQ_NO_MOD (0x881d50)
212 #define RGF_DMA_ITR_RX_CNT_TRSH (0x881d44)
213 #define RGF_DMA_ITR_RX_CNT_DATA (0x881d48)
214 #define RGF_DMA_ITR_RX_CNT_CTL (0x881d4c)
215 #define BIT_DMA_ITR_RX_CNT_CTL_EN BIT(0)
216 #define BIT_DMA_ITR_RX_CNT_CTL_EXT_TIC_SEL BIT(1)
217 #define BIT_DMA_ITR_RX_CNT_CTL_FOREVER BIT(2)
218 #define BIT_DMA_ITR_RX_CNT_CTL_CLR BIT(3)
219 #define BIT_DMA_ITR_RX_CNT_CTL_REACHED_TRESH BIT(4)
220 #define BIT_DMA_ITR_RX_CNT_CTL_CROSS_EN BIT(5)
221 #define BIT_DMA_ITR_RX_CNT_CTL_FREE_RUNNIG BIT(6)
222 #define RGF_DMA_ITR_RX_IDL_CNT_TRSH (0x881d54)
223 #define RGF_DMA_ITR_RX_IDL_CNT_DATA (0x881d58)
224 #define RGF_DMA_ITR_RX_IDL_CNT_CTL (0x881d5c)
225 #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EN BIT(0)
226 #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
227 #define BIT_DMA_ITR_RX_IDL_CNT_CTL_FOREVER BIT(2)
228 #define BIT_DMA_ITR_RX_IDL_CNT_CTL_CLR BIT(3)
229 #define BIT_DMA_ITR_RX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
231 #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
232 #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
233 #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
234 #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
235 #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
236 #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
238 #define RGF_HP_CTRL (0x88265c)
239 #define RGF_PCIE_LOS_COUNTER_CTL (0x882dc4)
241 /* MAC timer, usec, for packet lifetime */
242 #define RGF_MAC_MTRL_COUNTER_0 (0x886aa8)
244 #define RGF_CAF_ICR (0x88946c) /* struct RGF_ICR */
245 #define RGF_CAF_OSC_CONTROL (0x88afa4)
246 #define BIT_CAF_OSC_XTAL_EN BIT(0)
247 #define RGF_CAF_PLL_LOCK_STATUS (0x88afec)
248 #define BIT_CAF_OSC_DIG_XTAL_STABLE BIT(0)
250 #define RGF_USER_JTAG_DEV_ID (0x880b34) /* device ID */
251 #define JTAG_DEV_ID_SPARROW_B0 (0x2632072f)
253 /* crash codes for FW/Ucode stored here */
254 #define RGF_FW_ASSERT_CODE (0x91f020)
255 #define RGF_UCODE_ASSERT_CODE (0x91f028)
259 HW_VER_SPARROW_B0
, /* JTAG_DEV_ID_SPARROW_B0 */
262 /* popular locations */
263 #define RGF_MBOX RGF_USER_USER_SCRATCH_PAD
264 #define HOST_MBOX HOSTADDR(RGF_MBOX)
265 #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
267 /* ISR register bits */
268 #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
269 #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
270 #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
272 /* Hardware definitions end */
274 u32 from
; /* linker address - from, inclusive */
275 u32 to
; /* linker address - to, exclusive */
276 u32 host
; /* PCI/Host address - BAR0 + 0x880000 */
277 const char *name
; /* for debugfs */
280 /* array size should be in sync with actual definition in the wmi.c */
281 extern const struct fw_map fw_mapping
[8];
284 * mk_cidxtid - construct @cidxtid field
288 * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
290 static inline u8
mk_cidxtid(u8 cid
, u8 tid
)
292 return ((tid
& 0xf) << 4) | (cid
& 0xf);
296 * parse_cidxtid - parse @cidxtid field
297 * @cid: store CID value here
298 * @tid: store TID value here
300 * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
302 static inline void parse_cidxtid(u8 cidxtid
, u8
*cid
, u8
*tid
)
304 *cid
= cidxtid
& 0xf;
305 *tid
= (cidxtid
>> 4) & 0xf;
308 struct wil6210_mbox_ring
{
310 u16 entry_size
; /* max. size of mbox entry, incl. all headers */
316 struct wil6210_mbox_ring_desc
{
321 /* at HOST_OFF_WIL6210_MBOX_CTL */
322 struct wil6210_mbox_ctl
{
323 struct wil6210_mbox_ring tx
;
324 struct wil6210_mbox_ring rx
;
327 struct wil6210_mbox_hdr
{
329 __le16 len
; /* payload, bytes after this header */
335 #define WIL_MBOX_HDR_TYPE_WMI (0)
337 /* max. value for wil6210_mbox_hdr.len */
338 #define MAX_MBOXITEM_SIZE (240)
340 struct pending_wmi_event
{
341 struct list_head list
;
343 struct wil6210_mbox_hdr hdr
;
344 struct wmi_cmd_hdr wmi
;
349 enum { /* for wil_ctx.mapped_as */
350 wil_mapped_as_none
= 0,
351 wil_mapped_as_single
= 1,
352 wil_mapped_as_page
= 2,
356 * struct wil_ctx - software context for Vring descriptor
368 volatile union vring_desc
*va
; /* vring_desc[size], WriteBack by DMA */
369 u16 size
; /* number of vring_desc elements */
372 u32 hwtail
; /* write here to inform hw */
373 struct wil_ctx
*ctx
; /* ctx[size] - software context */
377 * Additional data for Tx Vring
379 struct vring_tx_data
{
382 cycles_t idle
, last_idle
, begin
;
383 u8 agg_wsize
; /* agreed aggregation window, 0 - no agg */
386 bool addba_in_progress
; /* if set, agg_xxx is for request in progress */
390 enum { /* for wil6210_priv.status */
391 wil_status_fwready
= 0, /* FW operational */
392 wil_status_fwconnecting
,
393 wil_status_fwconnected
,
395 wil_status_mbox_ready
, /* MBOX structures ready */
396 wil_status_irqen
, /* FIXME: interrupts enabled - for debug */
397 wil_status_napi_en
, /* NAPI enabled protected by wil->mutex */
398 wil_status_resetting
, /* reset in progress */
399 wil_status_last
/* keep last */
405 * struct tid_ampdu_rx - TID aggregation information (Rx).
407 * @reorder_buf: buffer to reorder incoming aggregated MPDUs
408 * @reorder_time: jiffies when skb was added
409 * @session_timer: check if peer keeps Tx-ing on the TID (by timeout value)
410 * @reorder_timer: releases expired frames from the reorder buffer.
411 * @last_rx: jiffies of last rx activity
412 * @head_seq_num: head sequence number in reordering buffer.
413 * @stored_mpdu_num: number of MPDUs in reordering buffer
414 * @ssn: Starting Sequence Number expected to be aggregated.
415 * @buf_size: buffer size for incoming A-MPDUs
416 * @timeout: reset timer value (in TUs).
417 * @ssn_last_drop: SSN of the last dropped frame
418 * @total: total number of processed incoming frames
419 * @drop_dup: duplicate frames dropped for this reorder buffer
420 * @drop_old: old frames dropped for this reorder buffer
421 * @dialog_token: dialog token for aggregation session
422 * @first_time: true when this buffer used 1-st time
424 struct wil_tid_ampdu_rx
{
425 struct sk_buff
**reorder_buf
;
426 unsigned long *reorder_time
;
427 struct timer_list session_timer
;
428 struct timer_list reorder_timer
;
429 unsigned long last_rx
;
436 unsigned long long total
; /* frames processed */
437 unsigned long long drop_dup
;
438 unsigned long long drop_old
;
440 bool first_time
; /* is it 1-st time this buffer used? */
444 * struct wil_tid_crypto_rx_single - TID crypto information (Rx).
446 * @pn: GCMP PN for the session
447 * @key_set: valid key present
449 struct wil_tid_crypto_rx_single
{
450 u8 pn
[IEEE80211_GCMP_PN_LEN
];
454 struct wil_tid_crypto_rx
{
455 struct wil_tid_crypto_rx_single key_id
[4];
458 struct wil_p2p_info
{
459 struct ieee80211_channel listen_chan
;
460 u8 discovery_started
;
463 struct timer_list discovery_timer
; /* listen/search duration */
464 struct work_struct discovery_expired_work
; /* listen/search expire */
467 enum wil_sta_status
{
469 wil_sta_conn_pending
= 1,
470 wil_sta_connected
= 2,
473 #define WIL_STA_TID_NUM (16)
474 #define WIL_MCS_MAX (12) /* Maximum MCS supported */
476 struct wil_net_stats
{
477 unsigned long rx_packets
;
478 unsigned long tx_packets
;
479 unsigned long rx_bytes
;
480 unsigned long tx_bytes
;
481 unsigned long tx_errors
;
482 unsigned long rx_dropped
;
483 unsigned long rx_non_data_frame
;
484 unsigned long rx_short_frame
;
485 unsigned long rx_large_frame
;
486 unsigned long rx_replay
;
488 u64 rx_per_mcs
[WIL_MCS_MAX
+ 1];
492 * struct wil_sta_info - data for peer
494 * Peer identified by its CID (connection ID)
495 * NIC performs beam forming for each peer;
496 * if no beam forming done, frame exchange is not
499 struct wil_sta_info
{
501 enum wil_sta_status status
;
502 struct wil_net_stats stats
;
504 struct wil_tid_ampdu_rx
*tid_rx
[WIL_STA_TID_NUM
];
505 spinlock_t tid_rx_lock
; /* guarding tid_rx array */
506 unsigned long tid_rx_timer_expired
[BITS_TO_LONGS(WIL_STA_TID_NUM
)];
507 unsigned long tid_rx_stop_requested
[BITS_TO_LONGS(WIL_STA_TID_NUM
)];
508 struct wil_tid_crypto_rx tid_crypto_rx
[WIL_STA_TID_NUM
];
509 struct wil_tid_crypto_rx group_crypto_rx
;
513 fw_recovery_idle
= 0,
514 fw_recovery_pending
= 1,
515 fw_recovery_running
= 2,
522 struct wil_probe_client_req
{
523 struct list_head list
;
529 /* alloc, free, and read operations must own the lock */
531 struct vring_tx_desc
*pring_va
;
533 struct desc_alloc_info
*descriptors
;
540 struct mutex lock
; /* protect halp ref_cnt */
541 unsigned int ref_cnt
;
542 struct completion comp
;
545 struct wil_blob_wrapper
{
546 struct wil6210_priv
*wil
;
547 struct debugfs_blob_wrapper blob
;
550 #define WIL_LED_MAX_ID (2)
551 #define WIL_LED_INVALID_ID (0xF)
552 #define WIL_LED_BLINK_ON_SLOW_MS (300)
553 #define WIL_LED_BLINK_OFF_SLOW_MS (300)
554 #define WIL_LED_BLINK_ON_MED_MS (200)
555 #define WIL_LED_BLINK_OFF_MED_MS (200)
556 #define WIL_LED_BLINK_ON_FAST_MS (100)
557 #define WIL_LED_BLINK_OFF_FAST_MS (100)
559 WIL_LED_TIME_SLOW
= 0,
565 struct blink_on_off_time
{
570 extern struct blink_on_off_time led_blink_time
[WIL_LED_TIME_LAST
];
572 extern u8 led_polarity
;
574 struct wil6210_priv
{
575 struct pci_dev
*pdev
;
576 struct wireless_dev
*wdev
;
578 DECLARE_BITMAP(status
, wil_status_last
);
582 DECLARE_BITMAP(hw_capabilities
, hw_capability_last
);
583 u8 n_mids
; /* number of additional MIDs as reported by FW */
584 u32 recovery_count
; /* num of FW recovery attempts in a short time */
585 u32 recovery_state
; /* FW recovery state machine */
586 unsigned long last_fw_recovery
; /* jiffies of last fw recovery */
587 wait_queue_head_t wq
; /* for all wait_event() use */
590 u32 privacy
; /* secure connection? */
591 u8 hidden_ssid
; /* relevant in AP mode */
592 u16 channel
; /* relevant in AP mode */
594 u32 ap_isolate
; /* no intra-BSS communication */
595 /* interrupt moderation */
596 u32 tx_max_burst_duration
;
597 u32 tx_interframe_timeout
;
598 u32 rx_max_burst_duration
;
599 u32 rx_interframe_timeout
;
600 /* cached ISR registers */
602 /* mailbox related */
603 struct mutex wmi_mutex
;
604 struct wil6210_mbox_ctl mbox_ctl
;
605 struct completion wmi_ready
;
606 struct completion wmi_call
;
608 u16 reply_id
; /**< wait for this WMI event */
611 struct workqueue_struct
*wmi_wq
; /* for deferred calls */
612 struct work_struct wmi_event_worker
;
613 struct workqueue_struct
*wq_service
;
614 struct work_struct disconnect_worker
;
615 struct work_struct fw_error_worker
; /* for FW error recovery */
616 struct timer_list connect_timer
;
617 struct timer_list scan_timer
; /* detect scan timeout */
618 struct list_head pending_wmi_ev
;
620 * protect pending_wmi_ev
621 * - fill in IRQ from wil6210_irq_misc,
622 * - consumed in thread by wmi_event_worker
624 spinlock_t wmi_ev_lock
;
625 struct napi_struct napi_rx
;
626 struct napi_struct napi_tx
;
628 struct list_head probe_client_pending
;
629 struct mutex probe_client_mutex
; /* protect @probe_client_pending */
630 struct work_struct probe_client_worker
;
632 struct vring vring_rx
;
633 struct vring vring_tx
[WIL6210_MAX_TX_RINGS
];
634 struct vring_tx_data vring_tx_data
[WIL6210_MAX_TX_RINGS
];
635 u8 vring2cid_tid
[WIL6210_MAX_TX_RINGS
][2]; /* [0] - CID, [1] - TID */
636 struct wil_sta_info sta
[WIL6210_MAX_CID
];
639 struct cfg80211_scan_request
*scan_request
;
641 struct mutex mutex
; /* for wil6210_priv access in wil_{up|down} */
643 atomic_t isr_count_rx
, isr_count_tx
;
645 struct dentry
*debug
;
646 struct wil_blob_wrapper blobs
[ARRAY_SIZE(fw_mapping
)];
649 void *platform_handle
;
650 struct wil_platform_ops platform_ops
;
656 struct wil_p2p_info p2p
;
659 struct wireless_dev
*p2p_wdev
;
660 struct mutex p2p_wdev_mutex
; /* protect @p2p_wdev */
661 struct wireless_dev
*radio_wdev
;
663 /* High Access Latency Policy voting */
664 struct wil_halp halp
;
667 #ifdef CONFIG_PM_SLEEP
668 struct notifier_block pm_notify
;
669 #endif /* CONFIG_PM_SLEEP */
670 #endif /* CONFIG_PM */
673 #define wil_to_wiphy(i) (i->wdev->wiphy)
674 #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
675 #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
676 #define wil_to_wdev(i) (i->wdev)
677 #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
678 #define wil_to_ndev(i) (wil_to_wdev(i)->netdev)
679 #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
682 void wil_dbg_trace(struct wil6210_priv
*wil
, const char *fmt
, ...);
684 void __wil_err(struct wil6210_priv
*wil
, const char *fmt
, ...);
686 void __wil_err_ratelimited(struct wil6210_priv
*wil
, const char *fmt
, ...);
688 void __wil_info(struct wil6210_priv
*wil
, const char *fmt
, ...);
690 void wil_dbg_ratelimited(const struct wil6210_priv
*wil
, const char *fmt
, ...);
691 #define wil_dbg(wil, fmt, arg...) do { \
692 netdev_dbg(wil_to_ndev(wil), fmt, ##arg); \
693 wil_dbg_trace(wil, fmt, ##arg); \
696 #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
697 #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
698 #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
699 #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
700 #define wil_dbg_pm(wil, fmt, arg...) wil_dbg(wil, "DBG[ PM ]" fmt, ##arg)
701 #define wil_err(wil, fmt, arg...) __wil_err(wil, "%s: " fmt, __func__, ##arg)
702 #define wil_info(wil, fmt, arg...) __wil_info(wil, "%s: " fmt, __func__, ##arg)
703 #define wil_err_ratelimited(wil, fmt, arg...) \
704 __wil_err_ratelimited(wil, "%s: " fmt, __func__, ##arg)
706 /* target operations */
708 static inline u32
wil_r(struct wil6210_priv
*wil
, u32 reg
)
710 return readl(wil
->csr
+ HOSTADDR(reg
));
713 /* register write. wmb() to make sure it is completed */
714 static inline void wil_w(struct wil6210_priv
*wil
, u32 reg
, u32 val
)
716 writel(val
, wil
->csr
+ HOSTADDR(reg
));
717 wmb(); /* wait for write to propagate to the HW */
720 /* register set = read, OR, write */
721 static inline void wil_s(struct wil6210_priv
*wil
, u32 reg
, u32 val
)
723 wil_w(wil
, reg
, wil_r(wil
, reg
) | val
);
726 /* register clear = read, AND with inverted, write */
727 static inline void wil_c(struct wil6210_priv
*wil
, u32 reg
, u32 val
)
729 wil_w(wil
, reg
, wil_r(wil
, reg
) & ~val
);
732 #if defined(CONFIG_DYNAMIC_DEBUG)
733 #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
734 groupsize, buf, len, ascii) \
735 print_hex_dump_debug("DBG[TXRX]" prefix_str,\
736 prefix_type, rowsize, \
737 groupsize, buf, len, ascii)
739 #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
740 groupsize, buf, len, ascii) \
741 print_hex_dump_debug("DBG[ WMI]" prefix_str,\
742 prefix_type, rowsize, \
743 groupsize, buf, len, ascii)
744 #else /* defined(CONFIG_DYNAMIC_DEBUG) */
746 void wil_hex_dump_txrx(const char *prefix_str
, int prefix_type
, int rowsize
,
747 int groupsize
, const void *buf
, size_t len
, bool ascii
)
752 void wil_hex_dump_wmi(const char *prefix_str
, int prefix_type
, int rowsize
,
753 int groupsize
, const void *buf
, size_t len
, bool ascii
)
756 #endif /* defined(CONFIG_DYNAMIC_DEBUG) */
758 void wil_memcpy_fromio_32(void *dst
, const volatile void __iomem
*src
,
760 void wil_memcpy_toio_32(volatile void __iomem
*dst
, const void *src
,
762 void wil_memcpy_fromio_halp_vote(struct wil6210_priv
*wil
, void *dst
,
763 const volatile void __iomem
*src
,
765 void wil_memcpy_toio_halp_vote(struct wil6210_priv
*wil
,
766 volatile void __iomem
*dst
,
767 const void *src
, size_t count
);
769 void *wil_if_alloc(struct device
*dev
);
770 void wil_if_free(struct wil6210_priv
*wil
);
771 int wil_if_add(struct wil6210_priv
*wil
);
772 void wil_if_remove(struct wil6210_priv
*wil
);
773 int wil_priv_init(struct wil6210_priv
*wil
);
774 void wil_priv_deinit(struct wil6210_priv
*wil
);
775 int wil_reset(struct wil6210_priv
*wil
, bool no_fw
);
776 void wil_fw_error_recovery(struct wil6210_priv
*wil
);
777 void wil_set_recovery_state(struct wil6210_priv
*wil
, int state
);
778 bool wil_is_recovery_blocked(struct wil6210_priv
*wil
);
779 int wil_up(struct wil6210_priv
*wil
);
780 int __wil_up(struct wil6210_priv
*wil
);
781 int wil_down(struct wil6210_priv
*wil
);
782 int __wil_down(struct wil6210_priv
*wil
);
783 void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring
*r
);
784 int wil_find_cid(struct wil6210_priv
*wil
, const u8
*mac
);
785 void wil_set_ethtoolops(struct net_device
*ndev
);
787 void __iomem
*wmi_buffer(struct wil6210_priv
*wil
, __le32 ptr
);
788 void __iomem
*wmi_addr(struct wil6210_priv
*wil
, u32 ptr
);
789 int wmi_read_hdr(struct wil6210_priv
*wil
, __le32 ptr
,
790 struct wil6210_mbox_hdr
*hdr
);
791 int wmi_send(struct wil6210_priv
*wil
, u16 cmdid
, void *buf
, u16 len
);
792 void wmi_recv_cmd(struct wil6210_priv
*wil
);
793 int wmi_call(struct wil6210_priv
*wil
, u16 cmdid
, void *buf
, u16 len
,
794 u16 reply_id
, void *reply
, u8 reply_size
, int to_msec
);
795 void wmi_event_worker(struct work_struct
*work
);
796 void wmi_event_flush(struct wil6210_priv
*wil
);
797 int wmi_set_ssid(struct wil6210_priv
*wil
, u8 ssid_len
, const void *ssid
);
798 int wmi_get_ssid(struct wil6210_priv
*wil
, u8
*ssid_len
, void *ssid
);
799 int wmi_set_channel(struct wil6210_priv
*wil
, int channel
);
800 int wmi_get_channel(struct wil6210_priv
*wil
, int *channel
);
801 int wmi_del_cipher_key(struct wil6210_priv
*wil
, u8 key_index
,
802 const void *mac_addr
, int key_usage
);
803 int wmi_add_cipher_key(struct wil6210_priv
*wil
, u8 key_index
,
804 const void *mac_addr
, int key_len
, const void *key
,
806 int wmi_echo(struct wil6210_priv
*wil
);
807 int wmi_set_ie(struct wil6210_priv
*wil
, u8 type
, u16 ie_len
, const void *ie
);
808 int wmi_rx_chain_add(struct wil6210_priv
*wil
, struct vring
*vring
);
809 int wmi_rxon(struct wil6210_priv
*wil
, bool on
);
810 int wmi_get_temperature(struct wil6210_priv
*wil
, u32
*t_m
, u32
*t_r
);
811 int wmi_disconnect_sta(struct wil6210_priv
*wil
, const u8
*mac
, u16 reason
,
812 bool full_disconnect
);
813 int wmi_addba(struct wil6210_priv
*wil
, u8 ringid
, u8 size
, u16 timeout
);
814 int wmi_delba_tx(struct wil6210_priv
*wil
, u8 ringid
, u16 reason
);
815 int wmi_delba_rx(struct wil6210_priv
*wil
, u8 cidxtid
, u16 reason
);
816 int wmi_addba_rx_resp(struct wil6210_priv
*wil
, u8 cid
, u8 tid
, u8 token
,
817 u16 status
, bool amsdu
, u16 agg_wsize
, u16 timeout
);
818 int wil_addba_rx_request(struct wil6210_priv
*wil
, u8 cidxtid
,
819 u8 dialog_token
, __le16 ba_param_set
,
820 __le16 ba_timeout
, __le16 ba_seq_ctrl
);
821 int wil_addba_tx_request(struct wil6210_priv
*wil
, u8 ringid
, u16 wsize
);
823 void wil6210_clear_irq(struct wil6210_priv
*wil
);
824 int wil6210_init_irq(struct wil6210_priv
*wil
, int irq
, bool use_msi
);
825 void wil6210_fini_irq(struct wil6210_priv
*wil
, int irq
);
826 void wil_mask_irq(struct wil6210_priv
*wil
);
827 void wil_unmask_irq(struct wil6210_priv
*wil
);
828 void wil_configure_interrupt_moderation(struct wil6210_priv
*wil
);
829 void wil_disable_irq(struct wil6210_priv
*wil
);
830 void wil_enable_irq(struct wil6210_priv
*wil
);
833 bool wil_p2p_is_social_scan(struct cfg80211_scan_request
*request
);
834 void wil_p2p_discovery_timer_fn(ulong x
);
835 int wil_p2p_search(struct wil6210_priv
*wil
,
836 struct cfg80211_scan_request
*request
);
837 int wil_p2p_listen(struct wil6210_priv
*wil
, unsigned int duration
,
838 struct ieee80211_channel
*chan
, u64
*cookie
);
839 u8
wil_p2p_stop_discovery(struct wil6210_priv
*wil
);
840 int wil_p2p_cancel_listen(struct wil6210_priv
*wil
, u64 cookie
);
841 void wil_p2p_listen_expired(struct work_struct
*work
);
842 void wil_p2p_search_expired(struct work_struct
*work
);
845 int wmi_p2p_cfg(struct wil6210_priv
*wil
, int channel
, int bi
);
846 int wmi_start_listen(struct wil6210_priv
*wil
);
847 int wmi_start_search(struct wil6210_priv
*wil
);
848 int wmi_stop_discovery(struct wil6210_priv
*wil
);
850 int wil_cfg80211_mgmt_tx(struct wiphy
*wiphy
, struct wireless_dev
*wdev
,
851 struct cfg80211_mgmt_tx_params
*params
,
854 int wil6210_debugfs_init(struct wil6210_priv
*wil
);
855 void wil6210_debugfs_remove(struct wil6210_priv
*wil
);
856 int wil_cid_fill_sinfo(struct wil6210_priv
*wil
, int cid
,
857 struct station_info
*sinfo
);
859 struct wireless_dev
*wil_cfg80211_init(struct device
*dev
);
860 void wil_wdev_free(struct wil6210_priv
*wil
);
861 void wil_p2p_wdev_free(struct wil6210_priv
*wil
);
863 int wmi_set_mac_address(struct wil6210_priv
*wil
, void *addr
);
864 int wmi_pcp_start(struct wil6210_priv
*wil
, int bi
, u8 wmi_nettype
,
865 u8 chan
, u8 hidden_ssid
, u8 is_go
);
866 int wmi_pcp_stop(struct wil6210_priv
*wil
);
867 int wmi_led_cfg(struct wil6210_priv
*wil
, bool enable
);
868 void wil6210_disconnect(struct wil6210_priv
*wil
, const u8
*bssid
,
869 u16 reason_code
, bool from_event
);
870 void wil_probe_client_flush(struct wil6210_priv
*wil
);
871 void wil_probe_client_worker(struct work_struct
*work
);
873 int wil_rx_init(struct wil6210_priv
*wil
, u16 size
);
874 void wil_rx_fini(struct wil6210_priv
*wil
);
877 int wil_vring_init_tx(struct wil6210_priv
*wil
, int id
, int size
,
879 void wil_vring_fini_tx(struct wil6210_priv
*wil
, int id
);
880 int wil_tx_init(struct wil6210_priv
*wil
, int cid
);
881 int wil_vring_init_bcast(struct wil6210_priv
*wil
, int id
, int size
);
882 int wil_bcast_init(struct wil6210_priv
*wil
);
883 void wil_bcast_fini(struct wil6210_priv
*wil
);
885 netdev_tx_t
wil_start_xmit(struct sk_buff
*skb
, struct net_device
*ndev
);
886 int wil_tx_complete(struct wil6210_priv
*wil
, int ringid
);
887 void wil6210_unmask_irq_tx(struct wil6210_priv
*wil
);
890 void wil_rx_handle(struct wil6210_priv
*wil
, int *quota
);
891 void wil6210_unmask_irq_rx(struct wil6210_priv
*wil
);
893 int wil_iftype_nl2wmi(enum nl80211_iftype type
);
895 int wil_ioctl(struct wil6210_priv
*wil
, void __user
*data
, int cmd
);
896 int wil_request_firmware(struct wil6210_priv
*wil
, const char *name
);
898 int wil_can_suspend(struct wil6210_priv
*wil
, bool is_runtime
);
899 int wil_suspend(struct wil6210_priv
*wil
, bool is_runtime
);
900 int wil_resume(struct wil6210_priv
*wil
, bool is_runtime
);
902 int wil_fw_copy_crash_dump(struct wil6210_priv
*wil
, void *dest
, u32 size
);
903 void wil_fw_core_dump(struct wil6210_priv
*wil
);
905 void wil_halp_vote(struct wil6210_priv
*wil
);
906 void wil_halp_unvote(struct wil6210_priv
*wil
);
907 void wil6210_set_halp(struct wil6210_priv
*wil
);
908 void wil6210_clear_halp(struct wil6210_priv
*wil
);
910 #endif /* __WIL6210_H__ */