2 * at91 pinctrl driver based on at91 pinmux core
4 * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
10 #include <linux/err.h>
11 #include <linux/init.h>
13 #include <linux/of_device.h>
14 #include <linux/of_address.h>
15 #include <linux/of_irq.h>
16 #include <linux/slab.h>
17 #include <linux/interrupt.h>
19 #include <linux/gpio.h>
20 #include <linux/pinctrl/machine.h>
21 #include <linux/pinctrl/pinconf.h>
22 #include <linux/pinctrl/pinctrl.h>
23 #include <linux/pinctrl/pinmux.h>
24 /* Since we request GPIOs from ourself */
25 #include <linux/pinctrl/consumer.h>
27 #include "pinctrl-at91.h"
30 #define MAX_GPIO_BANKS 5
31 #define MAX_NB_GPIO_PER_BANK 32
33 struct at91_pinctrl_mux_ops
;
35 struct at91_gpio_chip
{
36 struct gpio_chip chip
;
37 struct pinctrl_gpio_range range
;
38 struct at91_gpio_chip
*next
; /* Bank sharing same clock */
39 int pioc_hwirq
; /* PIO bank interrupt identifier on AIC */
40 int pioc_virq
; /* PIO bank Linux virtual interrupt */
41 int pioc_idx
; /* PIO bank index */
42 void __iomem
*regbase
; /* PIO bank virtual address */
43 struct clk
*clock
; /* associated clock */
44 struct at91_pinctrl_mux_ops
*ops
; /* ops */
47 static struct at91_gpio_chip
*gpio_chips
[MAX_GPIO_BANKS
];
49 static int gpio_banks
;
51 #define PULL_UP (1 << 0)
52 #define MULTI_DRIVE (1 << 1)
53 #define DEGLITCH (1 << 2)
54 #define PULL_DOWN (1 << 3)
55 #define DIS_SCHMIT (1 << 4)
56 #define DRIVE_STRENGTH_SHIFT 5
57 #define DRIVE_STRENGTH_MASK 0x3
58 #define DRIVE_STRENGTH (DRIVE_STRENGTH_MASK << DRIVE_STRENGTH_SHIFT)
59 #define DEBOUNCE (1 << 16)
60 #define DEBOUNCE_VAL_SHIFT 17
61 #define DEBOUNCE_VAL (0x3fff << DEBOUNCE_VAL_SHIFT)
64 * These defines will translated the dt binding settings to our internal
65 * settings. They are not necessarily the same value as the register setting.
66 * The actual drive strength current of low, medium and high must be looked up
67 * from the corresponding device datasheet. This value is different for pins
68 * that are even in the same banks. It is also dependent on VCC.
69 * DRIVE_STRENGTH_DEFAULT is just a placeholder to avoid changing the drive
70 * strength when there is no dt config for it.
72 #define DRIVE_STRENGTH_DEFAULT (0 << DRIVE_STRENGTH_SHIFT)
73 #define DRIVE_STRENGTH_LOW (1 << DRIVE_STRENGTH_SHIFT)
74 #define DRIVE_STRENGTH_MED (2 << DRIVE_STRENGTH_SHIFT)
75 #define DRIVE_STRENGTH_HI (3 << DRIVE_STRENGTH_SHIFT)
78 * struct at91_pmx_func - describes AT91 pinmux functions
79 * @name: the name of this specific function
80 * @groups: corresponding pin groups
81 * @ngroups: the number of groups
83 struct at91_pmx_func
{
91 AT91_MUX_PERIPH_A
= 1,
92 AT91_MUX_PERIPH_B
= 2,
93 AT91_MUX_PERIPH_C
= 3,
94 AT91_MUX_PERIPH_D
= 4,
98 * struct at91_pmx_pin - describes an At91 pin mux
99 * @bank: the bank of the pin
100 * @pin: the pin number in the @bank
101 * @mux: the mux mode : gpio or periph_x of the pin i.e. alternate function.
102 * @conf: the configuration of the pin: PULL_UP, MULTIDRIVE etc...
104 struct at91_pmx_pin
{
112 * struct at91_pin_group - describes an At91 pin group
113 * @name: the name of this specific pin group
114 * @pins_conf: the mux mode for each pin in this group. The size of this
115 * array is the same as pins.
116 * @pins: an array of discrete physical pins used in this group, taken
117 * from the driver-local pin enumeration space
118 * @npins: the number of pins in this group array, i.e. the number of
119 * elements in .pins so we can iterate over that array
121 struct at91_pin_group
{
123 struct at91_pmx_pin
*pins_conf
;
129 * struct at91_pinctrl_mux_ops - describes an AT91 mux ops group
130 * on new IP with support for periph C and D the way to mux in
131 * periph A and B has changed
132 * So provide the right call back
133 * if not present means the IP does not support it
134 * @get_periph: return the periph mode configured
135 * @mux_A_periph: mux as periph A
136 * @mux_B_periph: mux as periph B
137 * @mux_C_periph: mux as periph C
138 * @mux_D_periph: mux as periph D
139 * @get_deglitch: get deglitch status
140 * @set_deglitch: enable/disable deglitch
141 * @get_debounce: get debounce status
142 * @set_debounce: enable/disable debounce
143 * @get_pulldown: get pulldown status
144 * @set_pulldown: enable/disable pulldown
145 * @get_schmitt_trig: get schmitt trigger status
146 * @disable_schmitt_trig: disable schmitt trigger
147 * @irq_type: return irq type
149 struct at91_pinctrl_mux_ops
{
150 enum at91_mux (*get_periph
)(void __iomem
*pio
, unsigned mask
);
151 void (*mux_A_periph
)(void __iomem
*pio
, unsigned mask
);
152 void (*mux_B_periph
)(void __iomem
*pio
, unsigned mask
);
153 void (*mux_C_periph
)(void __iomem
*pio
, unsigned mask
);
154 void (*mux_D_periph
)(void __iomem
*pio
, unsigned mask
);
155 bool (*get_deglitch
)(void __iomem
*pio
, unsigned pin
);
156 void (*set_deglitch
)(void __iomem
*pio
, unsigned mask
, bool is_on
);
157 bool (*get_debounce
)(void __iomem
*pio
, unsigned pin
, u32
*div
);
158 void (*set_debounce
)(void __iomem
*pio
, unsigned mask
, bool is_on
, u32 div
);
159 bool (*get_pulldown
)(void __iomem
*pio
, unsigned pin
);
160 void (*set_pulldown
)(void __iomem
*pio
, unsigned mask
, bool is_on
);
161 bool (*get_schmitt_trig
)(void __iomem
*pio
, unsigned pin
);
162 void (*disable_schmitt_trig
)(void __iomem
*pio
, unsigned mask
);
163 unsigned (*get_drivestrength
)(void __iomem
*pio
, unsigned pin
);
164 void (*set_drivestrength
)(void __iomem
*pio
, unsigned pin
,
167 int (*irq_type
)(struct irq_data
*d
, unsigned type
);
170 static int gpio_irq_type(struct irq_data
*d
, unsigned type
);
171 static int alt_gpio_irq_type(struct irq_data
*d
, unsigned type
);
173 struct at91_pinctrl
{
175 struct pinctrl_dev
*pctl
;
182 struct at91_pmx_func
*functions
;
185 struct at91_pin_group
*groups
;
188 struct at91_pinctrl_mux_ops
*ops
;
191 static inline const struct at91_pin_group
*at91_pinctrl_find_group_by_name(
192 const struct at91_pinctrl
*info
,
195 const struct at91_pin_group
*grp
= NULL
;
198 for (i
= 0; i
< info
->ngroups
; i
++) {
199 if (strcmp(info
->groups
[i
].name
, name
))
202 grp
= &info
->groups
[i
];
203 dev_dbg(info
->dev
, "%s: %d 0:%d\n", name
, grp
->npins
, grp
->pins
[0]);
210 static int at91_get_groups_count(struct pinctrl_dev
*pctldev
)
212 struct at91_pinctrl
*info
= pinctrl_dev_get_drvdata(pctldev
);
214 return info
->ngroups
;
217 static const char *at91_get_group_name(struct pinctrl_dev
*pctldev
,
220 struct at91_pinctrl
*info
= pinctrl_dev_get_drvdata(pctldev
);
222 return info
->groups
[selector
].name
;
225 static int at91_get_group_pins(struct pinctrl_dev
*pctldev
, unsigned selector
,
226 const unsigned **pins
,
229 struct at91_pinctrl
*info
= pinctrl_dev_get_drvdata(pctldev
);
231 if (selector
>= info
->ngroups
)
234 *pins
= info
->groups
[selector
].pins
;
235 *npins
= info
->groups
[selector
].npins
;
240 static void at91_pin_dbg_show(struct pinctrl_dev
*pctldev
, struct seq_file
*s
,
243 seq_printf(s
, "%s", dev_name(pctldev
->dev
));
246 static int at91_dt_node_to_map(struct pinctrl_dev
*pctldev
,
247 struct device_node
*np
,
248 struct pinctrl_map
**map
, unsigned *num_maps
)
250 struct at91_pinctrl
*info
= pinctrl_dev_get_drvdata(pctldev
);
251 const struct at91_pin_group
*grp
;
252 struct pinctrl_map
*new_map
;
253 struct device_node
*parent
;
258 * first find the group of this node and check if we need to create
259 * config maps for pins
261 grp
= at91_pinctrl_find_group_by_name(info
, np
->name
);
263 dev_err(info
->dev
, "unable to find group for node %s\n",
268 map_num
+= grp
->npins
;
269 new_map
= devm_kzalloc(pctldev
->dev
, sizeof(*new_map
) * map_num
, GFP_KERNEL
);
277 parent
= of_get_parent(np
);
279 devm_kfree(pctldev
->dev
, new_map
);
282 new_map
[0].type
= PIN_MAP_TYPE_MUX_GROUP
;
283 new_map
[0].data
.mux
.function
= parent
->name
;
284 new_map
[0].data
.mux
.group
= np
->name
;
287 /* create config map */
289 for (i
= 0; i
< grp
->npins
; i
++) {
290 new_map
[i
].type
= PIN_MAP_TYPE_CONFIGS_PIN
;
291 new_map
[i
].data
.configs
.group_or_pin
=
292 pin_get_name(pctldev
, grp
->pins
[i
]);
293 new_map
[i
].data
.configs
.configs
= &grp
->pins_conf
[i
].conf
;
294 new_map
[i
].data
.configs
.num_configs
= 1;
297 dev_dbg(pctldev
->dev
, "maps: function %s group %s num %d\n",
298 (*map
)->data
.mux
.function
, (*map
)->data
.mux
.group
, map_num
);
303 static void at91_dt_free_map(struct pinctrl_dev
*pctldev
,
304 struct pinctrl_map
*map
, unsigned num_maps
)
308 static const struct pinctrl_ops at91_pctrl_ops
= {
309 .get_groups_count
= at91_get_groups_count
,
310 .get_group_name
= at91_get_group_name
,
311 .get_group_pins
= at91_get_group_pins
,
312 .pin_dbg_show
= at91_pin_dbg_show
,
313 .dt_node_to_map
= at91_dt_node_to_map
,
314 .dt_free_map
= at91_dt_free_map
,
317 static void __iomem
*pin_to_controller(struct at91_pinctrl
*info
,
320 if (!gpio_chips
[bank
])
323 return gpio_chips
[bank
]->regbase
;
326 static inline int pin_to_bank(unsigned pin
)
328 return pin
/= MAX_NB_GPIO_PER_BANK
;
331 static unsigned pin_to_mask(unsigned int pin
)
336 static unsigned two_bit_pin_value_shift_amount(unsigned int pin
)
338 /* return the shift value for a pin for "two bit" per pin registers,
339 * i.e. drive strength */
340 return 2*((pin
>= MAX_NB_GPIO_PER_BANK
/2)
341 ? pin
- MAX_NB_GPIO_PER_BANK
/2 : pin
);
344 static unsigned sama5d3_get_drive_register(unsigned int pin
)
346 /* drive strength is split between two registers
347 * with two bits per pin */
348 return (pin
>= MAX_NB_GPIO_PER_BANK
/2)
349 ? SAMA5D3_PIO_DRIVER2
: SAMA5D3_PIO_DRIVER1
;
352 static unsigned at91sam9x5_get_drive_register(unsigned int pin
)
354 /* drive strength is split between two registers
355 * with two bits per pin */
356 return (pin
>= MAX_NB_GPIO_PER_BANK
/2)
357 ? AT91SAM9X5_PIO_DRIVER2
: AT91SAM9X5_PIO_DRIVER1
;
360 static void at91_mux_disable_interrupt(void __iomem
*pio
, unsigned mask
)
362 writel_relaxed(mask
, pio
+ PIO_IDR
);
365 static unsigned at91_mux_get_pullup(void __iomem
*pio
, unsigned pin
)
367 return !((readl_relaxed(pio
+ PIO_PUSR
) >> pin
) & 0x1);
370 static void at91_mux_set_pullup(void __iomem
*pio
, unsigned mask
, bool on
)
373 writel_relaxed(mask
, pio
+ PIO_PPDDR
);
375 writel_relaxed(mask
, pio
+ (on
? PIO_PUER
: PIO_PUDR
));
378 static unsigned at91_mux_get_multidrive(void __iomem
*pio
, unsigned pin
)
380 return (readl_relaxed(pio
+ PIO_MDSR
) >> pin
) & 0x1;
383 static void at91_mux_set_multidrive(void __iomem
*pio
, unsigned mask
, bool on
)
385 writel_relaxed(mask
, pio
+ (on
? PIO_MDER
: PIO_MDDR
));
388 static void at91_mux_set_A_periph(void __iomem
*pio
, unsigned mask
)
390 writel_relaxed(mask
, pio
+ PIO_ASR
);
393 static void at91_mux_set_B_periph(void __iomem
*pio
, unsigned mask
)
395 writel_relaxed(mask
, pio
+ PIO_BSR
);
398 static void at91_mux_pio3_set_A_periph(void __iomem
*pio
, unsigned mask
)
401 writel_relaxed(readl_relaxed(pio
+ PIO_ABCDSR1
) & ~mask
,
403 writel_relaxed(readl_relaxed(pio
+ PIO_ABCDSR2
) & ~mask
,
407 static void at91_mux_pio3_set_B_periph(void __iomem
*pio
, unsigned mask
)
409 writel_relaxed(readl_relaxed(pio
+ PIO_ABCDSR1
) | mask
,
411 writel_relaxed(readl_relaxed(pio
+ PIO_ABCDSR2
) & ~mask
,
415 static void at91_mux_pio3_set_C_periph(void __iomem
*pio
, unsigned mask
)
417 writel_relaxed(readl_relaxed(pio
+ PIO_ABCDSR1
) & ~mask
, pio
+ PIO_ABCDSR1
);
418 writel_relaxed(readl_relaxed(pio
+ PIO_ABCDSR2
) | mask
, pio
+ PIO_ABCDSR2
);
421 static void at91_mux_pio3_set_D_periph(void __iomem
*pio
, unsigned mask
)
423 writel_relaxed(readl_relaxed(pio
+ PIO_ABCDSR1
) | mask
, pio
+ PIO_ABCDSR1
);
424 writel_relaxed(readl_relaxed(pio
+ PIO_ABCDSR2
) | mask
, pio
+ PIO_ABCDSR2
);
427 static enum at91_mux
at91_mux_pio3_get_periph(void __iomem
*pio
, unsigned mask
)
431 if (readl_relaxed(pio
+ PIO_PSR
) & mask
)
432 return AT91_MUX_GPIO
;
434 select
= !!(readl_relaxed(pio
+ PIO_ABCDSR1
) & mask
);
435 select
|= (!!(readl_relaxed(pio
+ PIO_ABCDSR2
) & mask
) << 1);
440 static enum at91_mux
at91_mux_get_periph(void __iomem
*pio
, unsigned mask
)
444 if (readl_relaxed(pio
+ PIO_PSR
) & mask
)
445 return AT91_MUX_GPIO
;
447 select
= readl_relaxed(pio
+ PIO_ABSR
) & mask
;
452 static bool at91_mux_get_deglitch(void __iomem
*pio
, unsigned pin
)
454 return (readl_relaxed(pio
+ PIO_IFSR
) >> pin
) & 0x1;
457 static void at91_mux_set_deglitch(void __iomem
*pio
, unsigned mask
, bool is_on
)
459 writel_relaxed(mask
, pio
+ (is_on
? PIO_IFER
: PIO_IFDR
));
462 static bool at91_mux_pio3_get_deglitch(void __iomem
*pio
, unsigned pin
)
464 if ((readl_relaxed(pio
+ PIO_IFSR
) >> pin
) & 0x1)
465 return !((readl_relaxed(pio
+ PIO_IFSCSR
) >> pin
) & 0x1);
470 static void at91_mux_pio3_set_deglitch(void __iomem
*pio
, unsigned mask
, bool is_on
)
473 writel_relaxed(mask
, pio
+ PIO_IFSCDR
);
474 at91_mux_set_deglitch(pio
, mask
, is_on
);
477 static bool at91_mux_pio3_get_debounce(void __iomem
*pio
, unsigned pin
, u32
*div
)
479 *div
= readl_relaxed(pio
+ PIO_SCDR
);
481 return ((readl_relaxed(pio
+ PIO_IFSR
) >> pin
) & 0x1) &&
482 ((readl_relaxed(pio
+ PIO_IFSCSR
) >> pin
) & 0x1);
485 static void at91_mux_pio3_set_debounce(void __iomem
*pio
, unsigned mask
,
489 writel_relaxed(mask
, pio
+ PIO_IFSCER
);
490 writel_relaxed(div
& PIO_SCDR_DIV
, pio
+ PIO_SCDR
);
491 writel_relaxed(mask
, pio
+ PIO_IFER
);
493 writel_relaxed(mask
, pio
+ PIO_IFSCDR
);
496 static bool at91_mux_pio3_get_pulldown(void __iomem
*pio
, unsigned pin
)
498 return !((readl_relaxed(pio
+ PIO_PPDSR
) >> pin
) & 0x1);
501 static void at91_mux_pio3_set_pulldown(void __iomem
*pio
, unsigned mask
, bool is_on
)
504 writel_relaxed(mask
, pio
+ PIO_PUDR
);
506 writel_relaxed(mask
, pio
+ (is_on
? PIO_PPDER
: PIO_PPDDR
));
509 static void at91_mux_pio3_disable_schmitt_trig(void __iomem
*pio
, unsigned mask
)
511 writel_relaxed(readl_relaxed(pio
+ PIO_SCHMITT
) | mask
, pio
+ PIO_SCHMITT
);
514 static bool at91_mux_pio3_get_schmitt_trig(void __iomem
*pio
, unsigned pin
)
516 return (readl_relaxed(pio
+ PIO_SCHMITT
) >> pin
) & 0x1;
519 static inline u32
read_drive_strength(void __iomem
*reg
, unsigned pin
)
521 unsigned tmp
= readl_relaxed(reg
);
523 tmp
= tmp
>> two_bit_pin_value_shift_amount(pin
);
525 return tmp
& DRIVE_STRENGTH_MASK
;
528 static unsigned at91_mux_sama5d3_get_drivestrength(void __iomem
*pio
,
531 unsigned tmp
= read_drive_strength(pio
+
532 sama5d3_get_drive_register(pin
), pin
);
534 /* SAMA5 strength is 1:1 with our defines,
535 * except 0 is equivalent to low per datasheet */
537 tmp
= DRIVE_STRENGTH_LOW
;
542 static unsigned at91_mux_sam9x5_get_drivestrength(void __iomem
*pio
,
545 unsigned tmp
= read_drive_strength(pio
+
546 at91sam9x5_get_drive_register(pin
), pin
);
548 /* strength is inverse in SAM9x5s hardware with the pinctrl defines
549 * hardware: 0 = hi, 1 = med, 2 = low, 3 = rsvd */
550 tmp
= DRIVE_STRENGTH_HI
- tmp
;
555 static void set_drive_strength(void __iomem
*reg
, unsigned pin
, u32 strength
)
557 unsigned tmp
= readl_relaxed(reg
);
558 unsigned shift
= two_bit_pin_value_shift_amount(pin
);
560 tmp
&= ~(DRIVE_STRENGTH_MASK
<< shift
);
561 tmp
|= strength
<< shift
;
563 writel_relaxed(tmp
, reg
);
566 static void at91_mux_sama5d3_set_drivestrength(void __iomem
*pio
, unsigned pin
,
569 /* do nothing if setting is zero */
573 /* strength is 1 to 1 with setting for SAMA5 */
574 set_drive_strength(pio
+ sama5d3_get_drive_register(pin
), pin
, setting
);
577 static void at91_mux_sam9x5_set_drivestrength(void __iomem
*pio
, unsigned pin
,
580 /* do nothing if setting is zero */
584 /* strength is inverse on SAM9x5s with our defines
585 * 0 = hi, 1 = med, 2 = low, 3 = rsvd */
586 setting
= DRIVE_STRENGTH_HI
- setting
;
588 set_drive_strength(pio
+ at91sam9x5_get_drive_register(pin
), pin
,
592 static struct at91_pinctrl_mux_ops at91rm9200_ops
= {
593 .get_periph
= at91_mux_get_periph
,
594 .mux_A_periph
= at91_mux_set_A_periph
,
595 .mux_B_periph
= at91_mux_set_B_periph
,
596 .get_deglitch
= at91_mux_get_deglitch
,
597 .set_deglitch
= at91_mux_set_deglitch
,
598 .irq_type
= gpio_irq_type
,
601 static struct at91_pinctrl_mux_ops at91sam9x5_ops
= {
602 .get_periph
= at91_mux_pio3_get_periph
,
603 .mux_A_periph
= at91_mux_pio3_set_A_periph
,
604 .mux_B_periph
= at91_mux_pio3_set_B_periph
,
605 .mux_C_periph
= at91_mux_pio3_set_C_periph
,
606 .mux_D_periph
= at91_mux_pio3_set_D_periph
,
607 .get_deglitch
= at91_mux_pio3_get_deglitch
,
608 .set_deglitch
= at91_mux_pio3_set_deglitch
,
609 .get_debounce
= at91_mux_pio3_get_debounce
,
610 .set_debounce
= at91_mux_pio3_set_debounce
,
611 .get_pulldown
= at91_mux_pio3_get_pulldown
,
612 .set_pulldown
= at91_mux_pio3_set_pulldown
,
613 .get_schmitt_trig
= at91_mux_pio3_get_schmitt_trig
,
614 .disable_schmitt_trig
= at91_mux_pio3_disable_schmitt_trig
,
615 .get_drivestrength
= at91_mux_sam9x5_get_drivestrength
,
616 .set_drivestrength
= at91_mux_sam9x5_set_drivestrength
,
617 .irq_type
= alt_gpio_irq_type
,
620 static struct at91_pinctrl_mux_ops sama5d3_ops
= {
621 .get_periph
= at91_mux_pio3_get_periph
,
622 .mux_A_periph
= at91_mux_pio3_set_A_periph
,
623 .mux_B_periph
= at91_mux_pio3_set_B_periph
,
624 .mux_C_periph
= at91_mux_pio3_set_C_periph
,
625 .mux_D_periph
= at91_mux_pio3_set_D_periph
,
626 .get_deglitch
= at91_mux_pio3_get_deglitch
,
627 .set_deglitch
= at91_mux_pio3_set_deglitch
,
628 .get_debounce
= at91_mux_pio3_get_debounce
,
629 .set_debounce
= at91_mux_pio3_set_debounce
,
630 .get_pulldown
= at91_mux_pio3_get_pulldown
,
631 .set_pulldown
= at91_mux_pio3_set_pulldown
,
632 .get_schmitt_trig
= at91_mux_pio3_get_schmitt_trig
,
633 .disable_schmitt_trig
= at91_mux_pio3_disable_schmitt_trig
,
634 .get_drivestrength
= at91_mux_sama5d3_get_drivestrength
,
635 .set_drivestrength
= at91_mux_sama5d3_set_drivestrength
,
636 .irq_type
= alt_gpio_irq_type
,
639 static void at91_pin_dbg(const struct device
*dev
, const struct at91_pmx_pin
*pin
)
642 dev_dbg(dev
, "pio%c%d configured as periph%c with conf = 0x%lx\n",
643 pin
->bank
+ 'A', pin
->pin
, pin
->mux
- 1 + 'A', pin
->conf
);
645 dev_dbg(dev
, "pio%c%d configured as gpio with conf = 0x%lx\n",
646 pin
->bank
+ 'A', pin
->pin
, pin
->conf
);
650 static int pin_check_config(struct at91_pinctrl
*info
, const char *name
,
651 int index
, const struct at91_pmx_pin
*pin
)
655 /* check if it's a valid config */
656 if (pin
->bank
>= gpio_banks
) {
657 dev_err(info
->dev
, "%s: pin conf %d bank_id %d >= nbanks %d\n",
658 name
, index
, pin
->bank
, gpio_banks
);
662 if (!gpio_chips
[pin
->bank
]) {
663 dev_err(info
->dev
, "%s: pin conf %d bank_id %d not enabled\n",
664 name
, index
, pin
->bank
);
668 if (pin
->pin
>= MAX_NB_GPIO_PER_BANK
) {
669 dev_err(info
->dev
, "%s: pin conf %d pin_bank_id %d >= %d\n",
670 name
, index
, pin
->pin
, MAX_NB_GPIO_PER_BANK
);
679 if (mux
>= info
->nmux
) {
680 dev_err(info
->dev
, "%s: pin conf %d mux_id %d >= nmux %d\n",
681 name
, index
, mux
, info
->nmux
);
685 if (!(info
->mux_mask
[pin
->bank
* info
->nmux
+ mux
] & 1 << pin
->pin
)) {
686 dev_err(info
->dev
, "%s: pin conf %d mux_id %d not supported for pio%c%d\n",
687 name
, index
, mux
, pin
->bank
+ 'A', pin
->pin
);
694 static void at91_mux_gpio_disable(void __iomem
*pio
, unsigned mask
)
696 writel_relaxed(mask
, pio
+ PIO_PDR
);
699 static void at91_mux_gpio_enable(void __iomem
*pio
, unsigned mask
, bool input
)
701 writel_relaxed(mask
, pio
+ PIO_PER
);
702 writel_relaxed(mask
, pio
+ (input
? PIO_ODR
: PIO_OER
));
705 static int at91_pmx_set(struct pinctrl_dev
*pctldev
, unsigned selector
,
708 struct at91_pinctrl
*info
= pinctrl_dev_get_drvdata(pctldev
);
709 const struct at91_pmx_pin
*pins_conf
= info
->groups
[group
].pins_conf
;
710 const struct at91_pmx_pin
*pin
;
711 uint32_t npins
= info
->groups
[group
].npins
;
716 dev_dbg(info
->dev
, "enable function %s group %s\n",
717 info
->functions
[selector
].name
, info
->groups
[group
].name
);
719 /* first check that all the pins of the group are valid with a valid
721 for (i
= 0; i
< npins
; i
++) {
723 ret
= pin_check_config(info
, info
->groups
[group
].name
, i
, pin
);
728 for (i
= 0; i
< npins
; i
++) {
730 at91_pin_dbg(info
->dev
, pin
);
731 pio
= pin_to_controller(info
, pin
->bank
);
736 mask
= pin_to_mask(pin
->pin
);
737 at91_mux_disable_interrupt(pio
, mask
);
740 at91_mux_gpio_enable(pio
, mask
, 1);
742 case AT91_MUX_PERIPH_A
:
743 info
->ops
->mux_A_periph(pio
, mask
);
745 case AT91_MUX_PERIPH_B
:
746 info
->ops
->mux_B_periph(pio
, mask
);
748 case AT91_MUX_PERIPH_C
:
749 if (!info
->ops
->mux_C_periph
)
751 info
->ops
->mux_C_periph(pio
, mask
);
753 case AT91_MUX_PERIPH_D
:
754 if (!info
->ops
->mux_D_periph
)
756 info
->ops
->mux_D_periph(pio
, mask
);
760 at91_mux_gpio_disable(pio
, mask
);
766 static int at91_pmx_get_funcs_count(struct pinctrl_dev
*pctldev
)
768 struct at91_pinctrl
*info
= pinctrl_dev_get_drvdata(pctldev
);
770 return info
->nfunctions
;
773 static const char *at91_pmx_get_func_name(struct pinctrl_dev
*pctldev
,
776 struct at91_pinctrl
*info
= pinctrl_dev_get_drvdata(pctldev
);
778 return info
->functions
[selector
].name
;
781 static int at91_pmx_get_groups(struct pinctrl_dev
*pctldev
, unsigned selector
,
782 const char * const **groups
,
783 unsigned * const num_groups
)
785 struct at91_pinctrl
*info
= pinctrl_dev_get_drvdata(pctldev
);
787 *groups
= info
->functions
[selector
].groups
;
788 *num_groups
= info
->functions
[selector
].ngroups
;
793 static int at91_gpio_request_enable(struct pinctrl_dev
*pctldev
,
794 struct pinctrl_gpio_range
*range
,
797 struct at91_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
798 struct at91_gpio_chip
*at91_chip
;
799 struct gpio_chip
*chip
;
803 dev_err(npct
->dev
, "invalid range\n");
807 dev_err(npct
->dev
, "missing GPIO chip in range\n");
811 at91_chip
= gpiochip_get_data(chip
);
813 dev_dbg(npct
->dev
, "enable pin %u as GPIO\n", offset
);
815 mask
= 1 << (offset
- chip
->base
);
817 dev_dbg(npct
->dev
, "enable pin %u as PIO%c%d 0x%x\n",
818 offset
, 'A' + range
->id
, offset
- chip
->base
, mask
);
820 writel_relaxed(mask
, at91_chip
->regbase
+ PIO_PER
);
825 static void at91_gpio_disable_free(struct pinctrl_dev
*pctldev
,
826 struct pinctrl_gpio_range
*range
,
829 struct at91_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
831 dev_dbg(npct
->dev
, "disable pin %u as GPIO\n", offset
);
832 /* Set the pin to some default state, GPIO is usually default */
835 static const struct pinmux_ops at91_pmx_ops
= {
836 .get_functions_count
= at91_pmx_get_funcs_count
,
837 .get_function_name
= at91_pmx_get_func_name
,
838 .get_function_groups
= at91_pmx_get_groups
,
839 .set_mux
= at91_pmx_set
,
840 .gpio_request_enable
= at91_gpio_request_enable
,
841 .gpio_disable_free
= at91_gpio_disable_free
,
844 static int at91_pinconf_get(struct pinctrl_dev
*pctldev
,
845 unsigned pin_id
, unsigned long *config
)
847 struct at91_pinctrl
*info
= pinctrl_dev_get_drvdata(pctldev
);
853 dev_dbg(info
->dev
, "%s:%d, pin_id=%d", __func__
, __LINE__
, pin_id
);
854 pio
= pin_to_controller(info
, pin_to_bank(pin_id
));
859 pin
= pin_id
% MAX_NB_GPIO_PER_BANK
;
861 if (at91_mux_get_multidrive(pio
, pin
))
862 *config
|= MULTI_DRIVE
;
864 if (at91_mux_get_pullup(pio
, pin
))
867 if (info
->ops
->get_deglitch
&& info
->ops
->get_deglitch(pio
, pin
))
869 if (info
->ops
->get_debounce
&& info
->ops
->get_debounce(pio
, pin
, &div
))
870 *config
|= DEBOUNCE
| (div
<< DEBOUNCE_VAL_SHIFT
);
871 if (info
->ops
->get_pulldown
&& info
->ops
->get_pulldown(pio
, pin
))
872 *config
|= PULL_DOWN
;
873 if (info
->ops
->get_schmitt_trig
&& info
->ops
->get_schmitt_trig(pio
, pin
))
874 *config
|= DIS_SCHMIT
;
875 if (info
->ops
->get_drivestrength
)
876 *config
|= (info
->ops
->get_drivestrength(pio
, pin
)
877 << DRIVE_STRENGTH_SHIFT
);
882 static int at91_pinconf_set(struct pinctrl_dev
*pctldev
,
883 unsigned pin_id
, unsigned long *configs
,
884 unsigned num_configs
)
886 struct at91_pinctrl
*info
= pinctrl_dev_get_drvdata(pctldev
);
890 unsigned long config
;
893 for (i
= 0; i
< num_configs
; i
++) {
897 "%s:%d, pin_id=%d, config=0x%lx",
898 __func__
, __LINE__
, pin_id
, config
);
899 pio
= pin_to_controller(info
, pin_to_bank(pin_id
));
904 pin
= pin_id
% MAX_NB_GPIO_PER_BANK
;
905 mask
= pin_to_mask(pin
);
907 if (config
& PULL_UP
&& config
& PULL_DOWN
)
910 at91_mux_set_pullup(pio
, mask
, config
& PULL_UP
);
911 at91_mux_set_multidrive(pio
, mask
, config
& MULTI_DRIVE
);
912 if (info
->ops
->set_deglitch
)
913 info
->ops
->set_deglitch(pio
, mask
, config
& DEGLITCH
);
914 if (info
->ops
->set_debounce
)
915 info
->ops
->set_debounce(pio
, mask
, config
& DEBOUNCE
,
916 (config
& DEBOUNCE_VAL
) >> DEBOUNCE_VAL_SHIFT
);
917 if (info
->ops
->set_pulldown
)
918 info
->ops
->set_pulldown(pio
, mask
, config
& PULL_DOWN
);
919 if (info
->ops
->disable_schmitt_trig
&& config
& DIS_SCHMIT
)
920 info
->ops
->disable_schmitt_trig(pio
, mask
);
921 if (info
->ops
->set_drivestrength
)
922 info
->ops
->set_drivestrength(pio
, pin
,
923 (config
& DRIVE_STRENGTH
)
924 >> DRIVE_STRENGTH_SHIFT
);
926 } /* for each config */
931 #define DBG_SHOW_FLAG(flag) do { \
932 if (config & flag) { \
935 seq_puts(s, #flag); \
940 #define DBG_SHOW_FLAG_MASKED(mask,flag) do { \
941 if ((config & mask) == flag) { \
944 seq_puts(s, #flag); \
949 static void at91_pinconf_dbg_show(struct pinctrl_dev
*pctldev
,
950 struct seq_file
*s
, unsigned pin_id
)
952 unsigned long config
;
953 int val
, num_conf
= 0;
955 at91_pinconf_get(pctldev
, pin_id
, &config
);
957 DBG_SHOW_FLAG(MULTI_DRIVE
);
958 DBG_SHOW_FLAG(PULL_UP
);
959 DBG_SHOW_FLAG(PULL_DOWN
);
960 DBG_SHOW_FLAG(DIS_SCHMIT
);
961 DBG_SHOW_FLAG(DEGLITCH
);
962 DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH
, DRIVE_STRENGTH_LOW
);
963 DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH
, DRIVE_STRENGTH_MED
);
964 DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH
, DRIVE_STRENGTH_HI
);
965 DBG_SHOW_FLAG(DEBOUNCE
);
966 if (config
& DEBOUNCE
) {
967 val
= config
>> DEBOUNCE_VAL_SHIFT
;
968 seq_printf(s
, "(%d)", val
);
974 static void at91_pinconf_group_dbg_show(struct pinctrl_dev
*pctldev
,
975 struct seq_file
*s
, unsigned group
)
979 static const struct pinconf_ops at91_pinconf_ops
= {
980 .pin_config_get
= at91_pinconf_get
,
981 .pin_config_set
= at91_pinconf_set
,
982 .pin_config_dbg_show
= at91_pinconf_dbg_show
,
983 .pin_config_group_dbg_show
= at91_pinconf_group_dbg_show
,
986 static struct pinctrl_desc at91_pinctrl_desc
= {
987 .pctlops
= &at91_pctrl_ops
,
988 .pmxops
= &at91_pmx_ops
,
989 .confops
= &at91_pinconf_ops
,
990 .owner
= THIS_MODULE
,
993 static const char *gpio_compat
= "atmel,at91rm9200-gpio";
995 static void at91_pinctrl_child_count(struct at91_pinctrl
*info
,
996 struct device_node
*np
)
998 struct device_node
*child
;
1000 for_each_child_of_node(np
, child
) {
1001 if (of_device_is_compatible(child
, gpio_compat
)) {
1002 if (of_device_is_available(child
))
1003 info
->nactive_banks
++;
1006 info
->ngroups
+= of_get_child_count(child
);
1011 static int at91_pinctrl_mux_mask(struct at91_pinctrl
*info
,
1012 struct device_node
*np
)
1018 list
= of_get_property(np
, "atmel,mux-mask", &size
);
1020 dev_err(info
->dev
, "can not read the mux-mask of %d\n", size
);
1024 size
/= sizeof(*list
);
1025 if (!size
|| size
% gpio_banks
) {
1026 dev_err(info
->dev
, "wrong mux mask array should be by %d\n", gpio_banks
);
1029 info
->nmux
= size
/ gpio_banks
;
1031 info
->mux_mask
= devm_kzalloc(info
->dev
, sizeof(u32
) * size
, GFP_KERNEL
);
1032 if (!info
->mux_mask
) {
1033 dev_err(info
->dev
, "could not alloc mux_mask\n");
1037 ret
= of_property_read_u32_array(np
, "atmel,mux-mask",
1038 info
->mux_mask
, size
);
1040 dev_err(info
->dev
, "can not read the mux-mask of %d\n", size
);
1044 static int at91_pinctrl_parse_groups(struct device_node
*np
,
1045 struct at91_pin_group
*grp
,
1046 struct at91_pinctrl
*info
, u32 index
)
1048 struct at91_pmx_pin
*pin
;
1053 dev_dbg(info
->dev
, "group(%d): %s\n", index
, np
->name
);
1055 /* Initialise group */
1056 grp
->name
= np
->name
;
1059 * the binding format is atmel,pins = <bank pin mux CONFIG ...>,
1060 * do sanity check and calculate pins number
1062 list
= of_get_property(np
, "atmel,pins", &size
);
1063 /* we do not check return since it's safe node passed down */
1064 size
/= sizeof(*list
);
1065 if (!size
|| size
% 4) {
1066 dev_err(info
->dev
, "wrong pins number or pins and configs should be by 4\n");
1070 grp
->npins
= size
/ 4;
1071 pin
= grp
->pins_conf
= devm_kzalloc(info
->dev
, grp
->npins
* sizeof(struct at91_pmx_pin
),
1073 grp
->pins
= devm_kzalloc(info
->dev
, grp
->npins
* sizeof(unsigned int),
1075 if (!grp
->pins_conf
|| !grp
->pins
)
1078 for (i
= 0, j
= 0; i
< size
; i
+= 4, j
++) {
1079 pin
->bank
= be32_to_cpu(*list
++);
1080 pin
->pin
= be32_to_cpu(*list
++);
1081 grp
->pins
[j
] = pin
->bank
* MAX_NB_GPIO_PER_BANK
+ pin
->pin
;
1082 pin
->mux
= be32_to_cpu(*list
++);
1083 pin
->conf
= be32_to_cpu(*list
++);
1085 at91_pin_dbg(info
->dev
, pin
);
1092 static int at91_pinctrl_parse_functions(struct device_node
*np
,
1093 struct at91_pinctrl
*info
, u32 index
)
1095 struct device_node
*child
;
1096 struct at91_pmx_func
*func
;
1097 struct at91_pin_group
*grp
;
1099 static u32 grp_index
;
1102 dev_dbg(info
->dev
, "parse function(%d): %s\n", index
, np
->name
);
1104 func
= &info
->functions
[index
];
1106 /* Initialise function */
1107 func
->name
= np
->name
;
1108 func
->ngroups
= of_get_child_count(np
);
1109 if (func
->ngroups
== 0) {
1110 dev_err(info
->dev
, "no groups defined\n");
1113 func
->groups
= devm_kzalloc(info
->dev
,
1114 func
->ngroups
* sizeof(char *), GFP_KERNEL
);
1118 for_each_child_of_node(np
, child
) {
1119 func
->groups
[i
] = child
->name
;
1120 grp
= &info
->groups
[grp_index
++];
1121 ret
= at91_pinctrl_parse_groups(child
, grp
, info
, i
++);
1131 static const struct of_device_id at91_pinctrl_of_match
[] = {
1132 { .compatible
= "atmel,sama5d3-pinctrl", .data
= &sama5d3_ops
},
1133 { .compatible
= "atmel,at91sam9x5-pinctrl", .data
= &at91sam9x5_ops
},
1134 { .compatible
= "atmel,at91rm9200-pinctrl", .data
= &at91rm9200_ops
},
1138 static int at91_pinctrl_probe_dt(struct platform_device
*pdev
,
1139 struct at91_pinctrl
*info
)
1144 struct device_node
*np
= pdev
->dev
.of_node
;
1145 struct device_node
*child
;
1150 info
->dev
= &pdev
->dev
;
1151 info
->ops
= (struct at91_pinctrl_mux_ops
*)
1152 of_match_device(at91_pinctrl_of_match
, &pdev
->dev
)->data
;
1153 at91_pinctrl_child_count(info
, np
);
1155 if (gpio_banks
< 1) {
1156 dev_err(&pdev
->dev
, "you need to specify at least one gpio-controller\n");
1160 ret
= at91_pinctrl_mux_mask(info
, np
);
1164 dev_dbg(&pdev
->dev
, "nmux = %d\n", info
->nmux
);
1166 dev_dbg(&pdev
->dev
, "mux-mask\n");
1167 tmp
= info
->mux_mask
;
1168 for (i
= 0; i
< gpio_banks
; i
++) {
1169 for (j
= 0; j
< info
->nmux
; j
++, tmp
++) {
1170 dev_dbg(&pdev
->dev
, "%d:%d\t0x%x\n", i
, j
, tmp
[0]);
1174 dev_dbg(&pdev
->dev
, "nfunctions = %d\n", info
->nfunctions
);
1175 dev_dbg(&pdev
->dev
, "ngroups = %d\n", info
->ngroups
);
1176 info
->functions
= devm_kzalloc(&pdev
->dev
, info
->nfunctions
* sizeof(struct at91_pmx_func
),
1178 if (!info
->functions
)
1181 info
->groups
= devm_kzalloc(&pdev
->dev
, info
->ngroups
* sizeof(struct at91_pin_group
),
1186 dev_dbg(&pdev
->dev
, "nbanks = %d\n", gpio_banks
);
1187 dev_dbg(&pdev
->dev
, "nfunctions = %d\n", info
->nfunctions
);
1188 dev_dbg(&pdev
->dev
, "ngroups = %d\n", info
->ngroups
);
1192 for_each_child_of_node(np
, child
) {
1193 if (of_device_is_compatible(child
, gpio_compat
))
1195 ret
= at91_pinctrl_parse_functions(child
, info
, i
++);
1197 dev_err(&pdev
->dev
, "failed to parse function\n");
1206 static int at91_pinctrl_probe(struct platform_device
*pdev
)
1208 struct at91_pinctrl
*info
;
1209 struct pinctrl_pin_desc
*pdesc
;
1210 int ret
, i
, j
, k
, ngpio_chips_enabled
= 0;
1212 info
= devm_kzalloc(&pdev
->dev
, sizeof(*info
), GFP_KERNEL
);
1216 ret
= at91_pinctrl_probe_dt(pdev
, info
);
1221 * We need all the GPIO drivers to probe FIRST, or we will not be able
1222 * to obtain references to the struct gpio_chip * for them, and we
1223 * need this to proceed.
1225 for (i
= 0; i
< gpio_banks
; i
++)
1227 ngpio_chips_enabled
++;
1229 if (ngpio_chips_enabled
< info
->nactive_banks
) {
1230 dev_warn(&pdev
->dev
,
1231 "All GPIO chips are not registered yet (%d/%d)\n",
1232 ngpio_chips_enabled
, info
->nactive_banks
);
1233 devm_kfree(&pdev
->dev
, info
);
1234 return -EPROBE_DEFER
;
1237 at91_pinctrl_desc
.name
= dev_name(&pdev
->dev
);
1238 at91_pinctrl_desc
.npins
= gpio_banks
* MAX_NB_GPIO_PER_BANK
;
1239 at91_pinctrl_desc
.pins
= pdesc
=
1240 devm_kzalloc(&pdev
->dev
, sizeof(*pdesc
) * at91_pinctrl_desc
.npins
, GFP_KERNEL
);
1242 if (!at91_pinctrl_desc
.pins
)
1245 for (i
= 0, k
= 0; i
< gpio_banks
; i
++) {
1246 for (j
= 0; j
< MAX_NB_GPIO_PER_BANK
; j
++, k
++) {
1248 pdesc
->name
= kasprintf(GFP_KERNEL
, "pio%c%d", i
+ 'A', j
);
1253 platform_set_drvdata(pdev
, info
);
1254 info
->pctl
= devm_pinctrl_register(&pdev
->dev
, &at91_pinctrl_desc
,
1257 if (IS_ERR(info
->pctl
)) {
1258 dev_err(&pdev
->dev
, "could not register AT91 pinctrl driver\n");
1259 return PTR_ERR(info
->pctl
);
1262 /* We will handle a range of GPIO pins */
1263 for (i
= 0; i
< gpio_banks
; i
++)
1265 pinctrl_add_gpio_range(info
->pctl
, &gpio_chips
[i
]->range
);
1267 dev_info(&pdev
->dev
, "initialized AT91 pinctrl driver\n");
1272 static int at91_gpio_get_direction(struct gpio_chip
*chip
, unsigned offset
)
1274 struct at91_gpio_chip
*at91_gpio
= gpiochip_get_data(chip
);
1275 void __iomem
*pio
= at91_gpio
->regbase
;
1276 unsigned mask
= 1 << offset
;
1279 osr
= readl_relaxed(pio
+ PIO_OSR
);
1280 return !(osr
& mask
);
1283 static int at91_gpio_direction_input(struct gpio_chip
*chip
, unsigned offset
)
1285 struct at91_gpio_chip
*at91_gpio
= gpiochip_get_data(chip
);
1286 void __iomem
*pio
= at91_gpio
->regbase
;
1287 unsigned mask
= 1 << offset
;
1289 writel_relaxed(mask
, pio
+ PIO_ODR
);
1293 static int at91_gpio_get(struct gpio_chip
*chip
, unsigned offset
)
1295 struct at91_gpio_chip
*at91_gpio
= gpiochip_get_data(chip
);
1296 void __iomem
*pio
= at91_gpio
->regbase
;
1297 unsigned mask
= 1 << offset
;
1300 pdsr
= readl_relaxed(pio
+ PIO_PDSR
);
1301 return (pdsr
& mask
) != 0;
1304 static void at91_gpio_set(struct gpio_chip
*chip
, unsigned offset
,
1307 struct at91_gpio_chip
*at91_gpio
= gpiochip_get_data(chip
);
1308 void __iomem
*pio
= at91_gpio
->regbase
;
1309 unsigned mask
= 1 << offset
;
1311 writel_relaxed(mask
, pio
+ (val
? PIO_SODR
: PIO_CODR
));
1314 static void at91_gpio_set_multiple(struct gpio_chip
*chip
,
1315 unsigned long *mask
, unsigned long *bits
)
1317 struct at91_gpio_chip
*at91_gpio
= gpiochip_get_data(chip
);
1318 void __iomem
*pio
= at91_gpio
->regbase
;
1320 #define BITS_MASK(bits) (((bits) == 32) ? ~0U : (BIT(bits) - 1))
1321 /* Mask additionally to ngpio as not all GPIO controllers have 32 pins */
1322 uint32_t set_mask
= (*mask
& *bits
) & BITS_MASK(chip
->ngpio
);
1323 uint32_t clear_mask
= (*mask
& ~(*bits
)) & BITS_MASK(chip
->ngpio
);
1325 writel_relaxed(set_mask
, pio
+ PIO_SODR
);
1326 writel_relaxed(clear_mask
, pio
+ PIO_CODR
);
1329 static int at91_gpio_direction_output(struct gpio_chip
*chip
, unsigned offset
,
1332 struct at91_gpio_chip
*at91_gpio
= gpiochip_get_data(chip
);
1333 void __iomem
*pio
= at91_gpio
->regbase
;
1334 unsigned mask
= 1 << offset
;
1336 writel_relaxed(mask
, pio
+ (val
? PIO_SODR
: PIO_CODR
));
1337 writel_relaxed(mask
, pio
+ PIO_OER
);
1342 #ifdef CONFIG_DEBUG_FS
1343 static void at91_gpio_dbg_show(struct seq_file
*s
, struct gpio_chip
*chip
)
1347 struct at91_gpio_chip
*at91_gpio
= gpiochip_get_data(chip
);
1348 void __iomem
*pio
= at91_gpio
->regbase
;
1350 for (i
= 0; i
< chip
->ngpio
; i
++) {
1351 unsigned mask
= pin_to_mask(i
);
1352 const char *gpio_label
;
1354 gpio_label
= gpiochip_is_requested(chip
, i
);
1357 mode
= at91_gpio
->ops
->get_periph(pio
, mask
);
1358 seq_printf(s
, "[%s] GPIO%s%d: ",
1359 gpio_label
, chip
->label
, i
);
1360 if (mode
== AT91_MUX_GPIO
) {
1361 seq_printf(s
, "[gpio] ");
1362 seq_printf(s
, "%s ",
1363 readl_relaxed(pio
+ PIO_OSR
) & mask
?
1364 "output" : "input");
1365 seq_printf(s
, "%s\n",
1366 readl_relaxed(pio
+ PIO_PDSR
) & mask
?
1369 seq_printf(s
, "[periph %c]\n",
1375 #define at91_gpio_dbg_show NULL
1378 /* Several AIC controller irqs are dispatched through this GPIO handler.
1379 * To use any AT91_PIN_* as an externally triggered IRQ, first call
1380 * at91_set_gpio_input() then maybe enable its glitch filter.
1381 * Then just request_irq() with the pin ID; it works like any ARM IRQ
1383 * First implementation always triggers on rising and falling edges
1384 * whereas the newer PIO3 can be additionally configured to trigger on
1385 * level, edge with any polarity.
1387 * Alternatively, certain pins may be used directly as IRQ0..IRQ6 after
1388 * configuring them with at91_set_a_periph() or at91_set_b_periph().
1389 * IRQ0..IRQ6 should be configurable, e.g. level vs edge triggering.
1392 static void gpio_irq_mask(struct irq_data
*d
)
1394 struct at91_gpio_chip
*at91_gpio
= irq_data_get_irq_chip_data(d
);
1395 void __iomem
*pio
= at91_gpio
->regbase
;
1396 unsigned mask
= 1 << d
->hwirq
;
1399 writel_relaxed(mask
, pio
+ PIO_IDR
);
1402 static void gpio_irq_unmask(struct irq_data
*d
)
1404 struct at91_gpio_chip
*at91_gpio
= irq_data_get_irq_chip_data(d
);
1405 void __iomem
*pio
= at91_gpio
->regbase
;
1406 unsigned mask
= 1 << d
->hwirq
;
1409 writel_relaxed(mask
, pio
+ PIO_IER
);
1412 static int gpio_irq_type(struct irq_data
*d
, unsigned type
)
1416 case IRQ_TYPE_EDGE_BOTH
:
1423 /* Alternate irq type for PIO3 support */
1424 static int alt_gpio_irq_type(struct irq_data
*d
, unsigned type
)
1426 struct at91_gpio_chip
*at91_gpio
= irq_data_get_irq_chip_data(d
);
1427 void __iomem
*pio
= at91_gpio
->regbase
;
1428 unsigned mask
= 1 << d
->hwirq
;
1431 case IRQ_TYPE_EDGE_RISING
:
1432 irq_set_handler_locked(d
, handle_simple_irq
);
1433 writel_relaxed(mask
, pio
+ PIO_ESR
);
1434 writel_relaxed(mask
, pio
+ PIO_REHLSR
);
1436 case IRQ_TYPE_EDGE_FALLING
:
1437 irq_set_handler_locked(d
, handle_simple_irq
);
1438 writel_relaxed(mask
, pio
+ PIO_ESR
);
1439 writel_relaxed(mask
, pio
+ PIO_FELLSR
);
1441 case IRQ_TYPE_LEVEL_LOW
:
1442 irq_set_handler_locked(d
, handle_level_irq
);
1443 writel_relaxed(mask
, pio
+ PIO_LSR
);
1444 writel_relaxed(mask
, pio
+ PIO_FELLSR
);
1446 case IRQ_TYPE_LEVEL_HIGH
:
1447 irq_set_handler_locked(d
, handle_level_irq
);
1448 writel_relaxed(mask
, pio
+ PIO_LSR
);
1449 writel_relaxed(mask
, pio
+ PIO_REHLSR
);
1451 case IRQ_TYPE_EDGE_BOTH
:
1453 * disable additional interrupt modes:
1454 * fall back to default behavior
1456 irq_set_handler_locked(d
, handle_simple_irq
);
1457 writel_relaxed(mask
, pio
+ PIO_AIMDR
);
1461 pr_warn("AT91: No type for irq %d\n", gpio_to_irq(d
->irq
));
1465 /* enable additional interrupt modes */
1466 writel_relaxed(mask
, pio
+ PIO_AIMER
);
1471 static void gpio_irq_ack(struct irq_data
*d
)
1473 /* the interrupt is already cleared before by reading ISR */
1478 static u32 wakeups
[MAX_GPIO_BANKS
];
1479 static u32 backups
[MAX_GPIO_BANKS
];
1481 static int gpio_irq_set_wake(struct irq_data
*d
, unsigned state
)
1483 struct at91_gpio_chip
*at91_gpio
= irq_data_get_irq_chip_data(d
);
1484 unsigned bank
= at91_gpio
->pioc_idx
;
1485 unsigned mask
= 1 << d
->hwirq
;
1487 if (unlikely(bank
>= MAX_GPIO_BANKS
))
1491 wakeups
[bank
] |= mask
;
1493 wakeups
[bank
] &= ~mask
;
1495 irq_set_irq_wake(at91_gpio
->pioc_virq
, state
);
1500 void at91_pinctrl_gpio_suspend(void)
1504 for (i
= 0; i
< gpio_banks
; i
++) {
1510 pio
= gpio_chips
[i
]->regbase
;
1512 backups
[i
] = readl_relaxed(pio
+ PIO_IMR
);
1513 writel_relaxed(backups
[i
], pio
+ PIO_IDR
);
1514 writel_relaxed(wakeups
[i
], pio
+ PIO_IER
);
1517 clk_disable_unprepare(gpio_chips
[i
]->clock
);
1519 printk(KERN_DEBUG
"GPIO-%c may wake for %08x\n",
1524 void at91_pinctrl_gpio_resume(void)
1528 for (i
= 0; i
< gpio_banks
; i
++) {
1534 pio
= gpio_chips
[i
]->regbase
;
1537 clk_prepare_enable(gpio_chips
[i
]->clock
);
1539 writel_relaxed(wakeups
[i
], pio
+ PIO_IDR
);
1540 writel_relaxed(backups
[i
], pio
+ PIO_IER
);
1545 #define gpio_irq_set_wake NULL
1546 #endif /* CONFIG_PM */
1548 static struct irq_chip gpio_irqchip
= {
1550 .irq_ack
= gpio_irq_ack
,
1551 .irq_disable
= gpio_irq_mask
,
1552 .irq_mask
= gpio_irq_mask
,
1553 .irq_unmask
= gpio_irq_unmask
,
1554 /* .irq_set_type is set dynamically */
1555 .irq_set_wake
= gpio_irq_set_wake
,
1558 static void gpio_irq_handler(struct irq_desc
*desc
)
1560 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
1561 struct gpio_chip
*gpio_chip
= irq_desc_get_handler_data(desc
);
1562 struct at91_gpio_chip
*at91_gpio
= gpiochip_get_data(gpio_chip
);
1563 void __iomem
*pio
= at91_gpio
->regbase
;
1567 chained_irq_enter(chip
, desc
);
1569 /* Reading ISR acks pending (edge triggered) GPIO interrupts.
1570 * When there are none pending, we're finished unless we need
1571 * to process multiple banks (like ID_PIOCDE on sam9263).
1573 isr
= readl_relaxed(pio
+ PIO_ISR
) & readl_relaxed(pio
+ PIO_IMR
);
1575 if (!at91_gpio
->next
)
1577 at91_gpio
= at91_gpio
->next
;
1578 pio
= at91_gpio
->regbase
;
1579 gpio_chip
= &at91_gpio
->chip
;
1583 for_each_set_bit(n
, &isr
, BITS_PER_LONG
) {
1584 generic_handle_irq(irq_find_mapping(
1585 gpio_chip
->irqdomain
, n
));
1588 chained_irq_exit(chip
, desc
);
1589 /* now it may re-trigger */
1592 static int at91_gpio_of_irq_setup(struct platform_device
*pdev
,
1593 struct at91_gpio_chip
*at91_gpio
)
1595 struct gpio_chip
*gpiochip_prev
= NULL
;
1596 struct at91_gpio_chip
*prev
= NULL
;
1597 struct irq_data
*d
= irq_get_irq_data(at91_gpio
->pioc_virq
);
1600 at91_gpio
->pioc_hwirq
= irqd_to_hwirq(d
);
1602 /* Setup proper .irq_set_type function */
1603 gpio_irqchip
.irq_set_type
= at91_gpio
->ops
->irq_type
;
1605 /* Disable irqs of this PIO controller */
1606 writel_relaxed(~0, at91_gpio
->regbase
+ PIO_IDR
);
1609 * Let the generic code handle this edge IRQ, the the chained
1610 * handler will perform the actual work of handling the parent
1613 ret
= gpiochip_irqchip_add(&at91_gpio
->chip
,
1617 IRQ_TYPE_EDGE_BOTH
);
1619 dev_err(&pdev
->dev
, "at91_gpio.%d: Couldn't add irqchip to gpiochip.\n",
1620 at91_gpio
->pioc_idx
);
1624 /* The top level handler handles one bank of GPIOs, except
1625 * on some SoC it can handle up to three...
1626 * We only set up the handler for the first of the list.
1628 gpiochip_prev
= irq_get_handler_data(at91_gpio
->pioc_virq
);
1629 if (!gpiochip_prev
) {
1630 /* Then register the chain on the parent IRQ */
1631 gpiochip_set_chained_irqchip(&at91_gpio
->chip
,
1633 at91_gpio
->pioc_virq
,
1638 prev
= gpiochip_get_data(gpiochip_prev
);
1640 /* we can only have 2 banks before */
1641 for (i
= 0; i
< 2; i
++) {
1645 prev
->next
= at91_gpio
;
1653 /* This structure is replicated for each GPIO block allocated at probe time */
1654 static const struct gpio_chip at91_gpio_template
= {
1655 .request
= gpiochip_generic_request
,
1656 .free
= gpiochip_generic_free
,
1657 .get_direction
= at91_gpio_get_direction
,
1658 .direction_input
= at91_gpio_direction_input
,
1659 .get
= at91_gpio_get
,
1660 .direction_output
= at91_gpio_direction_output
,
1661 .set
= at91_gpio_set
,
1662 .set_multiple
= at91_gpio_set_multiple
,
1663 .dbg_show
= at91_gpio_dbg_show
,
1665 .ngpio
= MAX_NB_GPIO_PER_BANK
,
1668 static const struct of_device_id at91_gpio_of_match
[] = {
1669 { .compatible
= "atmel,at91sam9x5-gpio", .data
= &at91sam9x5_ops
, },
1670 { .compatible
= "atmel,at91rm9200-gpio", .data
= &at91rm9200_ops
},
1674 static int at91_gpio_probe(struct platform_device
*pdev
)
1676 struct device_node
*np
= pdev
->dev
.of_node
;
1677 struct resource
*res
;
1678 struct at91_gpio_chip
*at91_chip
= NULL
;
1679 struct gpio_chip
*chip
;
1680 struct pinctrl_gpio_range
*range
;
1683 int alias_idx
= of_alias_get_id(np
, "gpio");
1687 BUG_ON(alias_idx
>= ARRAY_SIZE(gpio_chips
));
1688 if (gpio_chips
[alias_idx
]) {
1693 irq
= platform_get_irq(pdev
, 0);
1699 at91_chip
= devm_kzalloc(&pdev
->dev
, sizeof(*at91_chip
), GFP_KERNEL
);
1705 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1706 at91_chip
->regbase
= devm_ioremap_resource(&pdev
->dev
, res
);
1707 if (IS_ERR(at91_chip
->regbase
)) {
1708 ret
= PTR_ERR(at91_chip
->regbase
);
1712 at91_chip
->ops
= (struct at91_pinctrl_mux_ops
*)
1713 of_match_device(at91_gpio_of_match
, &pdev
->dev
)->data
;
1714 at91_chip
->pioc_virq
= irq
;
1715 at91_chip
->pioc_idx
= alias_idx
;
1717 at91_chip
->clock
= devm_clk_get(&pdev
->dev
, NULL
);
1718 if (IS_ERR(at91_chip
->clock
)) {
1719 dev_err(&pdev
->dev
, "failed to get clock, ignoring.\n");
1720 ret
= PTR_ERR(at91_chip
->clock
);
1724 ret
= clk_prepare_enable(at91_chip
->clock
);
1726 dev_err(&pdev
->dev
, "failed to prepare and enable clock, ignoring.\n");
1727 goto clk_enable_err
;
1730 at91_chip
->chip
= at91_gpio_template
;
1732 chip
= &at91_chip
->chip
;
1734 chip
->label
= dev_name(&pdev
->dev
);
1735 chip
->parent
= &pdev
->dev
;
1736 chip
->owner
= THIS_MODULE
;
1737 chip
->base
= alias_idx
* MAX_NB_GPIO_PER_BANK
;
1739 if (!of_property_read_u32(np
, "#gpio-lines", &ngpio
)) {
1740 if (ngpio
>= MAX_NB_GPIO_PER_BANK
)
1741 pr_err("at91_gpio.%d, gpio-nb >= %d failback to %d\n",
1742 alias_idx
, MAX_NB_GPIO_PER_BANK
, MAX_NB_GPIO_PER_BANK
);
1744 chip
->ngpio
= ngpio
;
1747 names
= devm_kzalloc(&pdev
->dev
, sizeof(char *) * chip
->ngpio
,
1752 goto clk_enable_err
;
1755 for (i
= 0; i
< chip
->ngpio
; i
++)
1756 names
[i
] = kasprintf(GFP_KERNEL
, "pio%c%d", alias_idx
+ 'A', i
);
1758 chip
->names
= (const char *const *)names
;
1760 range
= &at91_chip
->range
;
1761 range
->name
= chip
->label
;
1762 range
->id
= alias_idx
;
1763 range
->pin_base
= range
->base
= range
->id
* MAX_NB_GPIO_PER_BANK
;
1765 range
->npins
= chip
->ngpio
;
1768 ret
= gpiochip_add_data(chip
, at91_chip
);
1770 goto gpiochip_add_err
;
1772 gpio_chips
[alias_idx
] = at91_chip
;
1773 gpio_banks
= max(gpio_banks
, alias_idx
+ 1);
1775 ret
= at91_gpio_of_irq_setup(pdev
, at91_chip
);
1779 dev_info(&pdev
->dev
, "at address %p\n", at91_chip
->regbase
);
1784 gpiochip_remove(chip
);
1787 clk_disable_unprepare(at91_chip
->clock
);
1789 dev_err(&pdev
->dev
, "Failure %i for GPIO %i\n", ret
, alias_idx
);
1794 static struct platform_driver at91_gpio_driver
= {
1796 .name
= "gpio-at91",
1797 .of_match_table
= at91_gpio_of_match
,
1799 .probe
= at91_gpio_probe
,
1802 static struct platform_driver at91_pinctrl_driver
= {
1804 .name
= "pinctrl-at91",
1805 .of_match_table
= at91_pinctrl_of_match
,
1807 .probe
= at91_pinctrl_probe
,
1810 static struct platform_driver
* const drivers
[] = {
1812 &at91_pinctrl_driver
,
1815 static int __init
at91_pinctrl_init(void)
1817 return platform_register_drivers(drivers
, ARRAY_SIZE(drivers
));
1819 arch_initcall(at91_pinctrl_init
);