2 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
4 * Rewrite, cleanup, new allocation schemes, virtual merging:
5 * Copyright (C) 2004 Olof Johansson, IBM Corporation
6 * and Ben. Herrenschmidt, IBM Corporation
8 * Dynamic DMA mapping support, bus-independent parts.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
26 #include <linux/init.h>
27 #include <linux/types.h>
28 #include <linux/slab.h>
30 #include <linux/spinlock.h>
31 #include <linux/string.h>
32 #include <linux/dma-mapping.h>
33 #include <linux/bitmap.h>
34 #include <linux/iommu-helper.h>
35 #include <linux/crash_dump.h>
36 #include <linux/hash.h>
37 #include <linux/fault-inject.h>
38 #include <linux/pci.h>
39 #include <linux/iommu.h>
40 #include <linux/sched.h>
43 #include <asm/iommu.h>
44 #include <asm/pci-bridge.h>
45 #include <asm/machdep.h>
46 #include <asm/kdump.h>
47 #include <asm/fadump.h>
55 static void __iommu_free(struct iommu_table
*, dma_addr_t
, unsigned int);
57 static int __init
setup_iommu(char *str
)
59 if (!strcmp(str
, "novmerge"))
61 else if (!strcmp(str
, "vmerge"))
66 __setup("iommu=", setup_iommu
);
68 static DEFINE_PER_CPU(unsigned int, iommu_pool_hash
);
71 * We precalculate the hash to avoid doing it on every allocation.
73 * The hash is important to spread CPUs across all the pools. For example,
74 * on a POWER7 with 4 way SMT we want interrupts on the primary threads and
75 * with 4 pools all primary threads would map to the same pool.
77 static int __init
setup_iommu_pool_hash(void)
81 for_each_possible_cpu(i
)
82 per_cpu(iommu_pool_hash
, i
) = hash_32(i
, IOMMU_POOL_HASHBITS
);
86 subsys_initcall(setup_iommu_pool_hash
);
88 #ifdef CONFIG_FAIL_IOMMU
90 static DECLARE_FAULT_ATTR(fail_iommu
);
92 static int __init
setup_fail_iommu(char *str
)
94 return setup_fault_attr(&fail_iommu
, str
);
96 __setup("fail_iommu=", setup_fail_iommu
);
98 static bool should_fail_iommu(struct device
*dev
)
100 return dev
->archdata
.fail_iommu
&& should_fail(&fail_iommu
, 1);
103 static int __init
fail_iommu_debugfs(void)
105 struct dentry
*dir
= fault_create_debugfs_attr("fail_iommu",
108 return PTR_ERR_OR_ZERO(dir
);
110 late_initcall(fail_iommu_debugfs
);
112 static ssize_t
fail_iommu_show(struct device
*dev
,
113 struct device_attribute
*attr
, char *buf
)
115 return sprintf(buf
, "%d\n", dev
->archdata
.fail_iommu
);
118 static ssize_t
fail_iommu_store(struct device
*dev
,
119 struct device_attribute
*attr
, const char *buf
,
124 if (count
> 0 && sscanf(buf
, "%d", &i
) > 0)
125 dev
->archdata
.fail_iommu
= (i
== 0) ? 0 : 1;
130 static DEVICE_ATTR_RW(fail_iommu
);
132 static int fail_iommu_bus_notify(struct notifier_block
*nb
,
133 unsigned long action
, void *data
)
135 struct device
*dev
= data
;
137 if (action
== BUS_NOTIFY_ADD_DEVICE
) {
138 if (device_create_file(dev
, &dev_attr_fail_iommu
))
139 pr_warn("Unable to create IOMMU fault injection sysfs "
141 } else if (action
== BUS_NOTIFY_DEL_DEVICE
) {
142 device_remove_file(dev
, &dev_attr_fail_iommu
);
148 static struct notifier_block fail_iommu_bus_notifier
= {
149 .notifier_call
= fail_iommu_bus_notify
152 static int __init
fail_iommu_setup(void)
155 bus_register_notifier(&pci_bus_type
, &fail_iommu_bus_notifier
);
158 bus_register_notifier(&vio_bus_type
, &fail_iommu_bus_notifier
);
164 * Must execute after PCI and VIO subsystem have initialised but before
165 * devices are probed.
167 arch_initcall(fail_iommu_setup
);
169 static inline bool should_fail_iommu(struct device
*dev
)
175 static unsigned long iommu_range_alloc(struct device
*dev
,
176 struct iommu_table
*tbl
,
177 unsigned long npages
,
178 unsigned long *handle
,
180 unsigned int align_order
)
182 unsigned long n
, end
, start
;
184 int largealloc
= npages
> 15;
186 unsigned long align_mask
;
187 unsigned long boundary_size
;
189 unsigned int pool_nr
;
190 struct iommu_pool
*pool
;
192 align_mask
= (1ull << align_order
) - 1;
194 /* This allocator was derived from x86_64's bit string search */
197 if (unlikely(npages
== 0)) {
198 if (printk_ratelimit())
200 return IOMMU_MAPPING_ERROR
;
203 if (should_fail_iommu(dev
))
204 return IOMMU_MAPPING_ERROR
;
207 * We don't need to disable preemption here because any CPU can
208 * safely use any IOMMU pool.
210 pool_nr
= raw_cpu_read(iommu_pool_hash
) & (tbl
->nr_pools
- 1);
213 pool
= &(tbl
->large_pool
);
215 pool
= &(tbl
->pools
[pool_nr
]);
217 spin_lock_irqsave(&(pool
->lock
), flags
);
220 if ((pass
== 0) && handle
&& *handle
&&
221 (*handle
>= pool
->start
) && (*handle
< pool
->end
))
228 /* The case below can happen if we have a small segment appended
229 * to a large, or when the previous alloc was at the very end of
230 * the available space. If so, go back to the initial start.
235 if (limit
+ tbl
->it_offset
> mask
) {
236 limit
= mask
- tbl
->it_offset
+ 1;
237 /* If we're constrained on address range, first try
238 * at the masked hint to avoid O(n) search complexity,
239 * but on second pass, start at 0 in pool 0.
241 if ((start
& mask
) >= limit
|| pass
> 0) {
242 spin_unlock(&(pool
->lock
));
243 pool
= &(tbl
->pools
[0]);
244 spin_lock(&(pool
->lock
));
252 boundary_size
= ALIGN(dma_get_seg_boundary(dev
) + 1,
253 1 << tbl
->it_page_shift
);
255 boundary_size
= ALIGN(1UL << 32, 1 << tbl
->it_page_shift
);
256 /* 4GB boundary for iseries_hv_alloc and iseries_hv_map */
258 n
= iommu_area_alloc(tbl
->it_map
, limit
, start
, npages
, tbl
->it_offset
,
259 boundary_size
>> tbl
->it_page_shift
, align_mask
);
261 if (likely(pass
== 0)) {
262 /* First try the pool from the start */
263 pool
->hint
= pool
->start
;
267 } else if (pass
<= tbl
->nr_pools
) {
268 /* Now try scanning all the other pools */
269 spin_unlock(&(pool
->lock
));
270 pool_nr
= (pool_nr
+ 1) & (tbl
->nr_pools
- 1);
271 pool
= &tbl
->pools
[pool_nr
];
272 spin_lock(&(pool
->lock
));
273 pool
->hint
= pool
->start
;
279 spin_unlock_irqrestore(&(pool
->lock
), flags
);
280 return IOMMU_MAPPING_ERROR
;
286 /* Bump the hint to a new block for small allocs. */
288 /* Don't bump to new block to avoid fragmentation */
291 /* Overflow will be taken care of at the next allocation */
292 pool
->hint
= (end
+ tbl
->it_blocksize
- 1) &
293 ~(tbl
->it_blocksize
- 1);
296 /* Update handle for SG allocations */
300 spin_unlock_irqrestore(&(pool
->lock
), flags
);
305 static dma_addr_t
iommu_alloc(struct device
*dev
, struct iommu_table
*tbl
,
306 void *page
, unsigned int npages
,
307 enum dma_data_direction direction
,
308 unsigned long mask
, unsigned int align_order
,
312 dma_addr_t ret
= IOMMU_MAPPING_ERROR
;
315 entry
= iommu_range_alloc(dev
, tbl
, npages
, NULL
, mask
, align_order
);
317 if (unlikely(entry
== IOMMU_MAPPING_ERROR
))
318 return IOMMU_MAPPING_ERROR
;
320 entry
+= tbl
->it_offset
; /* Offset into real TCE table */
321 ret
= entry
<< tbl
->it_page_shift
; /* Set the return dma address */
323 /* Put the TCEs in the HW table */
324 build_fail
= tbl
->it_ops
->set(tbl
, entry
, npages
,
325 (unsigned long)page
&
326 IOMMU_PAGE_MASK(tbl
), direction
, attrs
);
328 /* tbl->it_ops->set() only returns non-zero for transient errors.
329 * Clean up the table bitmap in this case and return
330 * IOMMU_MAPPING_ERROR. For all other errors the functionality is
333 if (unlikely(build_fail
)) {
334 __iommu_free(tbl
, ret
, npages
);
335 return IOMMU_MAPPING_ERROR
;
338 /* Flush/invalidate TLB caches if necessary */
339 if (tbl
->it_ops
->flush
)
340 tbl
->it_ops
->flush(tbl
);
342 /* Make sure updates are seen by hardware */
348 static bool iommu_free_check(struct iommu_table
*tbl
, dma_addr_t dma_addr
,
351 unsigned long entry
, free_entry
;
353 entry
= dma_addr
>> tbl
->it_page_shift
;
354 free_entry
= entry
- tbl
->it_offset
;
356 if (((free_entry
+ npages
) > tbl
->it_size
) ||
357 (entry
< tbl
->it_offset
)) {
358 if (printk_ratelimit()) {
359 printk(KERN_INFO
"iommu_free: invalid entry\n");
360 printk(KERN_INFO
"\tentry = 0x%lx\n", entry
);
361 printk(KERN_INFO
"\tdma_addr = 0x%llx\n", (u64
)dma_addr
);
362 printk(KERN_INFO
"\tTable = 0x%llx\n", (u64
)tbl
);
363 printk(KERN_INFO
"\tbus# = 0x%llx\n", (u64
)tbl
->it_busno
);
364 printk(KERN_INFO
"\tsize = 0x%llx\n", (u64
)tbl
->it_size
);
365 printk(KERN_INFO
"\tstartOff = 0x%llx\n", (u64
)tbl
->it_offset
);
366 printk(KERN_INFO
"\tindex = 0x%llx\n", (u64
)tbl
->it_index
);
376 static struct iommu_pool
*get_pool(struct iommu_table
*tbl
,
379 struct iommu_pool
*p
;
380 unsigned long largepool_start
= tbl
->large_pool
.start
;
382 /* The large pool is the last pool at the top of the table */
383 if (entry
>= largepool_start
) {
384 p
= &tbl
->large_pool
;
386 unsigned int pool_nr
= entry
/ tbl
->poolsize
;
388 BUG_ON(pool_nr
> tbl
->nr_pools
);
389 p
= &tbl
->pools
[pool_nr
];
395 static void __iommu_free(struct iommu_table
*tbl
, dma_addr_t dma_addr
,
398 unsigned long entry
, free_entry
;
400 struct iommu_pool
*pool
;
402 entry
= dma_addr
>> tbl
->it_page_shift
;
403 free_entry
= entry
- tbl
->it_offset
;
405 pool
= get_pool(tbl
, free_entry
);
407 if (!iommu_free_check(tbl
, dma_addr
, npages
))
410 tbl
->it_ops
->clear(tbl
, entry
, npages
);
412 spin_lock_irqsave(&(pool
->lock
), flags
);
413 bitmap_clear(tbl
->it_map
, free_entry
, npages
);
414 spin_unlock_irqrestore(&(pool
->lock
), flags
);
417 static void iommu_free(struct iommu_table
*tbl
, dma_addr_t dma_addr
,
420 __iommu_free(tbl
, dma_addr
, npages
);
422 /* Make sure TLB cache is flushed if the HW needs it. We do
423 * not do an mb() here on purpose, it is not needed on any of
424 * the current platforms.
426 if (tbl
->it_ops
->flush
)
427 tbl
->it_ops
->flush(tbl
);
430 int ppc_iommu_map_sg(struct device
*dev
, struct iommu_table
*tbl
,
431 struct scatterlist
*sglist
, int nelems
,
432 unsigned long mask
, enum dma_data_direction direction
,
435 dma_addr_t dma_next
= 0, dma_addr
;
436 struct scatterlist
*s
, *outs
, *segstart
;
437 int outcount
, incount
, i
, build_fail
= 0;
439 unsigned long handle
;
440 unsigned int max_seg_size
;
442 BUG_ON(direction
== DMA_NONE
);
444 if ((nelems
== 0) || !tbl
)
447 outs
= s
= segstart
= &sglist
[0];
452 /* Init first segment length for backout at failure */
453 outs
->dma_length
= 0;
455 DBG("sg mapping %d elements:\n", nelems
);
457 max_seg_size
= dma_get_max_seg_size(dev
);
458 for_each_sg(sglist
, s
, nelems
, i
) {
459 unsigned long vaddr
, npages
, entry
, slen
;
467 /* Allocate iommu entries for that segment */
468 vaddr
= (unsigned long) sg_virt(s
);
469 npages
= iommu_num_pages(vaddr
, slen
, IOMMU_PAGE_SIZE(tbl
));
471 if (tbl
->it_page_shift
< PAGE_SHIFT
&& slen
>= PAGE_SIZE
&&
472 (vaddr
& ~PAGE_MASK
) == 0)
473 align
= PAGE_SHIFT
- tbl
->it_page_shift
;
474 entry
= iommu_range_alloc(dev
, tbl
, npages
, &handle
,
475 mask
>> tbl
->it_page_shift
, align
);
477 DBG(" - vaddr: %lx, size: %lx\n", vaddr
, slen
);
480 if (unlikely(entry
== IOMMU_MAPPING_ERROR
)) {
481 if (!(attrs
& DMA_ATTR_NO_WARN
) &&
483 dev_info(dev
, "iommu_alloc failed, tbl %p "
484 "vaddr %lx npages %lu\n", tbl
, vaddr
,
489 /* Convert entry to a dma_addr_t */
490 entry
+= tbl
->it_offset
;
491 dma_addr
= entry
<< tbl
->it_page_shift
;
492 dma_addr
|= (s
->offset
& ~IOMMU_PAGE_MASK(tbl
));
494 DBG(" - %lu pages, entry: %lx, dma_addr: %lx\n",
495 npages
, entry
, dma_addr
);
497 /* Insert into HW table */
498 build_fail
= tbl
->it_ops
->set(tbl
, entry
, npages
,
499 vaddr
& IOMMU_PAGE_MASK(tbl
),
501 if(unlikely(build_fail
))
504 /* If we are in an open segment, try merging */
506 DBG(" - trying merge...\n");
507 /* We cannot merge if:
508 * - allocated dma_addr isn't contiguous to previous allocation
510 if (novmerge
|| (dma_addr
!= dma_next
) ||
511 (outs
->dma_length
+ s
->length
> max_seg_size
)) {
512 /* Can't merge: create a new segment */
515 outs
= sg_next(outs
);
516 DBG(" can't merge, new segment.\n");
518 outs
->dma_length
+= s
->length
;
519 DBG(" merged, new len: %ux\n", outs
->dma_length
);
524 /* This is a new segment, fill entries */
525 DBG(" - filling new segment.\n");
526 outs
->dma_address
= dma_addr
;
527 outs
->dma_length
= slen
;
530 /* Calculate next page pointer for contiguous check */
531 dma_next
= dma_addr
+ slen
;
533 DBG(" - dma next is: %lx\n", dma_next
);
536 /* Flush/invalidate TLB caches if necessary */
537 if (tbl
->it_ops
->flush
)
538 tbl
->it_ops
->flush(tbl
);
540 DBG("mapped %d elements:\n", outcount
);
542 /* For the sake of ppc_iommu_unmap_sg, we clear out the length in the
543 * next entry of the sglist if we didn't fill the list completely
545 if (outcount
< incount
) {
546 outs
= sg_next(outs
);
547 outs
->dma_address
= IOMMU_MAPPING_ERROR
;
548 outs
->dma_length
= 0;
551 /* Make sure updates are seen by hardware */
557 for_each_sg(sglist
, s
, nelems
, i
) {
558 if (s
->dma_length
!= 0) {
559 unsigned long vaddr
, npages
;
561 vaddr
= s
->dma_address
& IOMMU_PAGE_MASK(tbl
);
562 npages
= iommu_num_pages(s
->dma_address
, s
->dma_length
,
563 IOMMU_PAGE_SIZE(tbl
));
564 __iommu_free(tbl
, vaddr
, npages
);
565 s
->dma_address
= IOMMU_MAPPING_ERROR
;
575 void ppc_iommu_unmap_sg(struct iommu_table
*tbl
, struct scatterlist
*sglist
,
576 int nelems
, enum dma_data_direction direction
,
579 struct scatterlist
*sg
;
581 BUG_ON(direction
== DMA_NONE
);
589 dma_addr_t dma_handle
= sg
->dma_address
;
591 if (sg
->dma_length
== 0)
593 npages
= iommu_num_pages(dma_handle
, sg
->dma_length
,
594 IOMMU_PAGE_SIZE(tbl
));
595 __iommu_free(tbl
, dma_handle
, npages
);
599 /* Flush/invalidate TLBs if necessary. As for iommu_free(), we
600 * do not do an mb() here, the affected platforms do not need it
603 if (tbl
->it_ops
->flush
)
604 tbl
->it_ops
->flush(tbl
);
607 static void iommu_table_clear(struct iommu_table
*tbl
)
610 * In case of firmware assisted dump system goes through clean
611 * reboot process at the time of system crash. Hence it's safe to
612 * clear the TCE entries if firmware assisted dump is active.
614 if (!is_kdump_kernel() || is_fadump_active()) {
615 /* Clear the table in case firmware left allocations in it */
616 tbl
->it_ops
->clear(tbl
, tbl
->it_offset
, tbl
->it_size
);
620 #ifdef CONFIG_CRASH_DUMP
621 if (tbl
->it_ops
->get
) {
622 unsigned long index
, tceval
, tcecount
= 0;
624 /* Reserve the existing mappings left by the first kernel. */
625 for (index
= 0; index
< tbl
->it_size
; index
++) {
626 tceval
= tbl
->it_ops
->get(tbl
, index
+ tbl
->it_offset
);
628 * Freed TCE entry contains 0x7fffffffffffffff on JS20
630 if (tceval
&& (tceval
!= 0x7fffffffffffffffUL
)) {
631 __set_bit(index
, tbl
->it_map
);
636 if ((tbl
->it_size
- tcecount
) < KDUMP_MIN_TCE_ENTRIES
) {
637 printk(KERN_WARNING
"TCE table is full; freeing ");
638 printk(KERN_WARNING
"%d entries for the kdump boot\n",
639 KDUMP_MIN_TCE_ENTRIES
);
640 for (index
= tbl
->it_size
- KDUMP_MIN_TCE_ENTRIES
;
641 index
< tbl
->it_size
; index
++)
642 __clear_bit(index
, tbl
->it_map
);
649 * Build a iommu_table structure. This contains a bit map which
650 * is used to manage allocation of the tce space.
652 struct iommu_table
*iommu_init_table(struct iommu_table
*tbl
, int nid
)
655 static int welcomed
= 0;
658 struct iommu_pool
*p
;
660 BUG_ON(!tbl
->it_ops
);
662 /* number of bytes needed for the bitmap */
663 sz
= BITS_TO_LONGS(tbl
->it_size
) * sizeof(unsigned long);
665 page
= alloc_pages_node(nid
, GFP_KERNEL
, get_order(sz
));
667 panic("iommu_init_table: Can't allocate %ld bytes\n", sz
);
668 tbl
->it_map
= page_address(page
);
669 memset(tbl
->it_map
, 0, sz
);
672 * Reserve page 0 so it will not be used for any mappings.
673 * This avoids buggy drivers that consider page 0 to be invalid
674 * to crash the machine or even lose data.
676 if (tbl
->it_offset
== 0)
677 set_bit(0, tbl
->it_map
);
679 /* We only split the IOMMU table if we have 1GB or more of space */
680 if ((tbl
->it_size
<< tbl
->it_page_shift
) >= (1UL * 1024 * 1024 * 1024))
681 tbl
->nr_pools
= IOMMU_NR_POOLS
;
685 /* We reserve the top 1/4 of the table for large allocations */
686 tbl
->poolsize
= (tbl
->it_size
* 3 / 4) / tbl
->nr_pools
;
688 for (i
= 0; i
< tbl
->nr_pools
; i
++) {
690 spin_lock_init(&(p
->lock
));
691 p
->start
= tbl
->poolsize
* i
;
693 p
->end
= p
->start
+ tbl
->poolsize
;
696 p
= &tbl
->large_pool
;
697 spin_lock_init(&(p
->lock
));
698 p
->start
= tbl
->poolsize
* i
;
700 p
->end
= tbl
->it_size
;
702 iommu_table_clear(tbl
);
705 printk(KERN_INFO
"IOMMU table initialized, virtual merging %s\n",
706 novmerge
? "disabled" : "enabled");
713 static void iommu_table_free(struct kref
*kref
)
715 unsigned long bitmap_sz
;
717 struct iommu_table
*tbl
;
719 tbl
= container_of(kref
, struct iommu_table
, it_kref
);
721 if (tbl
->it_ops
->free
)
722 tbl
->it_ops
->free(tbl
);
730 * In case we have reserved the first bit, we should not emit
733 if (tbl
->it_offset
== 0)
734 clear_bit(0, tbl
->it_map
);
736 /* verify that table contains no entries */
737 if (!bitmap_empty(tbl
->it_map
, tbl
->it_size
))
738 pr_warn("%s: Unexpected TCEs\n", __func__
);
740 /* calculate bitmap size in bytes */
741 bitmap_sz
= BITS_TO_LONGS(tbl
->it_size
) * sizeof(unsigned long);
744 order
= get_order(bitmap_sz
);
745 free_pages((unsigned long) tbl
->it_map
, order
);
751 struct iommu_table
*iommu_tce_table_get(struct iommu_table
*tbl
)
753 if (kref_get_unless_zero(&tbl
->it_kref
))
758 EXPORT_SYMBOL_GPL(iommu_tce_table_get
);
760 int iommu_tce_table_put(struct iommu_table
*tbl
)
765 return kref_put(&tbl
->it_kref
, iommu_table_free
);
767 EXPORT_SYMBOL_GPL(iommu_tce_table_put
);
769 /* Creates TCEs for a user provided buffer. The user buffer must be
770 * contiguous real kernel storage (not vmalloc). The address passed here
771 * comprises a page address and offset into that page. The dma_addr_t
772 * returned will point to the same byte within the page as was passed in.
774 dma_addr_t
iommu_map_page(struct device
*dev
, struct iommu_table
*tbl
,
775 struct page
*page
, unsigned long offset
, size_t size
,
776 unsigned long mask
, enum dma_data_direction direction
,
779 dma_addr_t dma_handle
= IOMMU_MAPPING_ERROR
;
782 unsigned int npages
, align
;
784 BUG_ON(direction
== DMA_NONE
);
786 vaddr
= page_address(page
) + offset
;
787 uaddr
= (unsigned long)vaddr
;
788 npages
= iommu_num_pages(uaddr
, size
, IOMMU_PAGE_SIZE(tbl
));
792 if (tbl
->it_page_shift
< PAGE_SHIFT
&& size
>= PAGE_SIZE
&&
793 ((unsigned long)vaddr
& ~PAGE_MASK
) == 0)
794 align
= PAGE_SHIFT
- tbl
->it_page_shift
;
796 dma_handle
= iommu_alloc(dev
, tbl
, vaddr
, npages
, direction
,
797 mask
>> tbl
->it_page_shift
, align
,
799 if (dma_handle
== IOMMU_MAPPING_ERROR
) {
800 if (!(attrs
& DMA_ATTR_NO_WARN
) &&
801 printk_ratelimit()) {
802 dev_info(dev
, "iommu_alloc failed, tbl %p "
803 "vaddr %p npages %d\n", tbl
, vaddr
,
807 dma_handle
|= (uaddr
& ~IOMMU_PAGE_MASK(tbl
));
813 void iommu_unmap_page(struct iommu_table
*tbl
, dma_addr_t dma_handle
,
814 size_t size
, enum dma_data_direction direction
,
819 BUG_ON(direction
== DMA_NONE
);
822 npages
= iommu_num_pages(dma_handle
, size
,
823 IOMMU_PAGE_SIZE(tbl
));
824 iommu_free(tbl
, dma_handle
, npages
);
828 /* Allocates a contiguous real buffer and creates mappings over it.
829 * Returns the virtual address of the buffer and sets dma_handle
830 * to the dma address (mapping) of the first page.
832 void *iommu_alloc_coherent(struct device
*dev
, struct iommu_table
*tbl
,
833 size_t size
, dma_addr_t
*dma_handle
,
834 unsigned long mask
, gfp_t flag
, int node
)
839 unsigned int nio_pages
, io_order
;
842 size
= PAGE_ALIGN(size
);
843 order
= get_order(size
);
846 * Client asked for way too much space. This is checked later
847 * anyway. It is easier to debug here for the drivers than in
850 if (order
>= IOMAP_MAX_ORDER
) {
851 dev_info(dev
, "iommu_alloc_consistent size too large: 0x%lx\n",
859 /* Alloc enough pages (and possibly more) */
860 page
= alloc_pages_node(node
, flag
, order
);
863 ret
= page_address(page
);
864 memset(ret
, 0, size
);
866 /* Set up tces to cover the allocated range */
867 nio_pages
= size
>> tbl
->it_page_shift
;
868 io_order
= get_iommu_order(size
, tbl
);
869 mapping
= iommu_alloc(dev
, tbl
, ret
, nio_pages
, DMA_BIDIRECTIONAL
,
870 mask
>> tbl
->it_page_shift
, io_order
, 0);
871 if (mapping
== IOMMU_MAPPING_ERROR
) {
872 free_pages((unsigned long)ret
, order
);
875 *dma_handle
= mapping
;
879 void iommu_free_coherent(struct iommu_table
*tbl
, size_t size
,
880 void *vaddr
, dma_addr_t dma_handle
)
883 unsigned int nio_pages
;
885 size
= PAGE_ALIGN(size
);
886 nio_pages
= size
>> tbl
->it_page_shift
;
887 iommu_free(tbl
, dma_handle
, nio_pages
);
888 size
= PAGE_ALIGN(size
);
889 free_pages((unsigned long)vaddr
, get_order(size
));
893 unsigned long iommu_direction_to_tce_perm(enum dma_data_direction dir
)
896 case DMA_BIDIRECTIONAL
:
897 return TCE_PCI_READ
| TCE_PCI_WRITE
;
898 case DMA_FROM_DEVICE
:
899 return TCE_PCI_WRITE
;
906 EXPORT_SYMBOL_GPL(iommu_direction_to_tce_perm
);
908 #ifdef CONFIG_IOMMU_API
912 static void group_release(void *iommu_data
)
914 struct iommu_table_group
*table_group
= iommu_data
;
916 table_group
->group
= NULL
;
919 void iommu_register_group(struct iommu_table_group
*table_group
,
920 int pci_domain_number
, unsigned long pe_num
)
922 struct iommu_group
*grp
;
925 grp
= iommu_group_alloc();
927 pr_warn("powerpc iommu api: cannot create new group, err=%ld\n",
931 table_group
->group
= grp
;
932 iommu_group_set_iommudata(grp
, table_group
, group_release
);
933 name
= kasprintf(GFP_KERNEL
, "domain%d-pe%lx",
934 pci_domain_number
, pe_num
);
937 iommu_group_set_name(grp
, name
);
941 enum dma_data_direction
iommu_tce_direction(unsigned long tce
)
943 if ((tce
& TCE_PCI_READ
) && (tce
& TCE_PCI_WRITE
))
944 return DMA_BIDIRECTIONAL
;
945 else if (tce
& TCE_PCI_READ
)
946 return DMA_TO_DEVICE
;
947 else if (tce
& TCE_PCI_WRITE
)
948 return DMA_FROM_DEVICE
;
952 EXPORT_SYMBOL_GPL(iommu_tce_direction
);
954 void iommu_flush_tce(struct iommu_table
*tbl
)
956 /* Flush/invalidate TLB caches if necessary */
957 if (tbl
->it_ops
->flush
)
958 tbl
->it_ops
->flush(tbl
);
960 /* Make sure updates are seen by hardware */
963 EXPORT_SYMBOL_GPL(iommu_flush_tce
);
965 int iommu_tce_check_ioba(unsigned long page_shift
,
966 unsigned long offset
, unsigned long size
,
967 unsigned long ioba
, unsigned long npages
)
969 unsigned long mask
= (1UL << page_shift
) - 1;
978 if ((ioba
+ 1) > (offset
+ size
))
983 EXPORT_SYMBOL_GPL(iommu_tce_check_ioba
);
985 int iommu_tce_check_gpa(unsigned long page_shift
, unsigned long gpa
)
987 unsigned long mask
= (1UL << page_shift
) - 1;
994 EXPORT_SYMBOL_GPL(iommu_tce_check_gpa
);
996 long iommu_tce_xchg(struct iommu_table
*tbl
, unsigned long entry
,
997 unsigned long *hpa
, enum dma_data_direction
*direction
)
1001 ret
= tbl
->it_ops
->exchange(tbl
, entry
, hpa
, direction
);
1003 if (!ret
&& ((*direction
== DMA_FROM_DEVICE
) ||
1004 (*direction
== DMA_BIDIRECTIONAL
)))
1005 SetPageDirty(pfn_to_page(*hpa
>> PAGE_SHIFT
));
1007 /* if (unlikely(ret))
1008 pr_err("iommu_tce: %s failed on hwaddr=%lx ioba=%lx kva=%lx ret=%d\n",
1009 __func__, hwaddr, entry << tbl->it_page_shift,
1014 EXPORT_SYMBOL_GPL(iommu_tce_xchg
);
1016 #ifdef CONFIG_PPC_BOOK3S_64
1017 long iommu_tce_xchg_rm(struct iommu_table
*tbl
, unsigned long entry
,
1018 unsigned long *hpa
, enum dma_data_direction
*direction
)
1022 ret
= tbl
->it_ops
->exchange_rm(tbl
, entry
, hpa
, direction
);
1024 if (!ret
&& ((*direction
== DMA_FROM_DEVICE
) ||
1025 (*direction
== DMA_BIDIRECTIONAL
))) {
1026 struct page
*pg
= realmode_pfn_to_page(*hpa
>> PAGE_SHIFT
);
1031 tbl
->it_ops
->exchange_rm(tbl
, entry
, hpa
, direction
);
1038 EXPORT_SYMBOL_GPL(iommu_tce_xchg_rm
);
1041 int iommu_take_ownership(struct iommu_table
*tbl
)
1043 unsigned long flags
, i
, sz
= (tbl
->it_size
+ 7) >> 3;
1047 * VFIO does not control TCE entries allocation and the guest
1048 * can write new TCEs on top of existing ones so iommu_tce_build()
1049 * must be able to release old pages. This functionality
1050 * requires exchange() callback defined so if it is not
1051 * implemented, we disallow taking ownership over the table.
1053 if (!tbl
->it_ops
->exchange
)
1056 spin_lock_irqsave(&tbl
->large_pool
.lock
, flags
);
1057 for (i
= 0; i
< tbl
->nr_pools
; i
++)
1058 spin_lock(&tbl
->pools
[i
].lock
);
1060 if (tbl
->it_offset
== 0)
1061 clear_bit(0, tbl
->it_map
);
1063 if (!bitmap_empty(tbl
->it_map
, tbl
->it_size
)) {
1064 pr_err("iommu_tce: it_map is not empty");
1066 /* Restore bit#0 set by iommu_init_table() */
1067 if (tbl
->it_offset
== 0)
1068 set_bit(0, tbl
->it_map
);
1070 memset(tbl
->it_map
, 0xff, sz
);
1073 for (i
= 0; i
< tbl
->nr_pools
; i
++)
1074 spin_unlock(&tbl
->pools
[i
].lock
);
1075 spin_unlock_irqrestore(&tbl
->large_pool
.lock
, flags
);
1079 EXPORT_SYMBOL_GPL(iommu_take_ownership
);
1081 void iommu_release_ownership(struct iommu_table
*tbl
)
1083 unsigned long flags
, i
, sz
= (tbl
->it_size
+ 7) >> 3;
1085 spin_lock_irqsave(&tbl
->large_pool
.lock
, flags
);
1086 for (i
= 0; i
< tbl
->nr_pools
; i
++)
1087 spin_lock(&tbl
->pools
[i
].lock
);
1089 memset(tbl
->it_map
, 0, sz
);
1091 /* Restore bit#0 set by iommu_init_table() */
1092 if (tbl
->it_offset
== 0)
1093 set_bit(0, tbl
->it_map
);
1095 for (i
= 0; i
< tbl
->nr_pools
; i
++)
1096 spin_unlock(&tbl
->pools
[i
].lock
);
1097 spin_unlock_irqrestore(&tbl
->large_pool
.lock
, flags
);
1099 EXPORT_SYMBOL_GPL(iommu_release_ownership
);
1101 int iommu_add_device(struct device
*dev
)
1103 struct iommu_table
*tbl
;
1104 struct iommu_table_group_link
*tgl
;
1107 * The sysfs entries should be populated before
1108 * binding IOMMU group. If sysfs entries isn't
1109 * ready, we simply bail.
1111 if (!device_is_registered(dev
))
1114 if (dev
->iommu_group
) {
1115 pr_debug("%s: Skipping device %s with iommu group %d\n",
1116 __func__
, dev_name(dev
),
1117 iommu_group_id(dev
->iommu_group
));
1121 tbl
= get_iommu_table_base(dev
);
1123 pr_debug("%s: Skipping device %s with no tbl\n",
1124 __func__
, dev_name(dev
));
1128 tgl
= list_first_entry_or_null(&tbl
->it_group_list
,
1129 struct iommu_table_group_link
, next
);
1131 pr_debug("%s: Skipping device %s with no group\n",
1132 __func__
, dev_name(dev
));
1135 pr_debug("%s: Adding %s to iommu group %d\n",
1136 __func__
, dev_name(dev
),
1137 iommu_group_id(tgl
->table_group
->group
));
1139 if (PAGE_SIZE
< IOMMU_PAGE_SIZE(tbl
)) {
1140 pr_err("%s: Invalid IOMMU page size %lx (%lx) on %s\n",
1141 __func__
, IOMMU_PAGE_SIZE(tbl
),
1142 PAGE_SIZE
, dev_name(dev
));
1146 return iommu_group_add_device(tgl
->table_group
->group
, dev
);
1148 EXPORT_SYMBOL_GPL(iommu_add_device
);
1150 void iommu_del_device(struct device
*dev
)
1153 * Some devices might not have IOMMU table and group
1154 * and we needn't detach them from the associated
1157 if (!dev
->iommu_group
) {
1158 pr_debug("iommu_tce: skipping device %s with no tbl\n",
1163 iommu_group_remove_device(dev
);
1165 EXPORT_SYMBOL_GPL(iommu_del_device
);
1167 static int tce_iommu_bus_notifier(struct notifier_block
*nb
,
1168 unsigned long action
, void *data
)
1170 struct device
*dev
= data
;
1173 case BUS_NOTIFY_ADD_DEVICE
:
1174 return iommu_add_device(dev
);
1175 case BUS_NOTIFY_DEL_DEVICE
:
1176 if (dev
->iommu_group
)
1177 iommu_del_device(dev
);
1184 static struct notifier_block tce_iommu_bus_nb
= {
1185 .notifier_call
= tce_iommu_bus_notifier
,
1188 int __init
tce_iommu_bus_notifier_init(void)
1190 bus_register_notifier(&pci_bus_type
, &tce_iommu_bus_nb
);
1193 #endif /* CONFIG_IOMMU_API */