3 * Copyright (C) 2011 Samsung Electronics Co.Ltd
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Inki Dae <inki.dae@samsung.com>
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
16 #include <linux/kernel.h>
17 #include <linux/platform_device.h>
18 #include <linux/clk.h>
20 #include <linux/of_device.h>
21 #include <linux/pm_runtime.h>
22 #include <linux/component.h>
23 #include <linux/mfd/syscon.h>
24 #include <linux/regmap.h>
26 #include <video/of_display_timing.h>
27 #include <video/of_videomode.h>
28 #include <video/samsung_fimd.h>
29 #include <drm/exynos_drm.h>
31 #include "exynos_drm_drv.h"
32 #include "exynos_drm_fb.h"
33 #include "exynos_drm_fbdev.h"
34 #include "exynos_drm_crtc.h"
35 #include "exynos_drm_plane.h"
36 #include "exynos_drm_iommu.h"
39 * FIMD stands for Fully Interactive Mobile Display and
40 * as a display controller, it transfers contents drawn on memory
41 * to a LCD Panel through Display Interfaces such as RGB or
45 #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
47 /* position control register for hardware window 0, 2 ~ 4.*/
48 #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
49 #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
51 * size control register for hardware windows 0 and alpha control register
52 * for hardware windows 1 ~ 4
54 #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
55 /* size control register for hardware windows 1 ~ 2. */
56 #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
58 #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
59 #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
61 #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
62 #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
63 #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
64 #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
66 /* color key control register for hardware window 1 ~ 4. */
67 #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
68 /* color key value register for hardware window 1 ~ 4. */
69 #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
71 /* I80 / RGB trigger control register */
73 #define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
74 #define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
76 /* display mode change control register except exynos4 */
77 #define VIDOUT_CON 0x000
78 #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
80 /* I80 interface control for main LDI register */
81 #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
82 #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
83 #define LCD_CS_SETUP(x) ((x) << 16)
84 #define LCD_WR_SETUP(x) ((x) << 12)
85 #define LCD_WR_ACTIVE(x) ((x) << 8)
86 #define LCD_WR_HOLD(x) ((x) << 4)
87 #define I80IFEN_ENABLE (1 << 0)
89 /* FIMD has totally five hardware windows. */
92 struct fimd_driver_data
{
93 unsigned int timing_base
;
94 unsigned int lcdblk_offset
;
95 unsigned int lcdblk_vt_shift
;
96 unsigned int lcdblk_bypass_shift
;
97 unsigned int lcdblk_mic_bypass_shift
;
99 unsigned int has_shadowcon
:1;
100 unsigned int has_clksel
:1;
101 unsigned int has_limited_fmt
:1;
102 unsigned int has_vidoutcon
:1;
103 unsigned int has_vtsel
:1;
104 unsigned int has_mic_bypass
:1;
107 static struct fimd_driver_data s3c64xx_fimd_driver_data
= {
110 .has_limited_fmt
= 1,
113 static struct fimd_driver_data exynos3_fimd_driver_data
= {
114 .timing_base
= 0x20000,
115 .lcdblk_offset
= 0x210,
116 .lcdblk_bypass_shift
= 1,
121 static struct fimd_driver_data exynos4_fimd_driver_data
= {
123 .lcdblk_offset
= 0x210,
124 .lcdblk_vt_shift
= 10,
125 .lcdblk_bypass_shift
= 1,
130 static struct fimd_driver_data exynos4415_fimd_driver_data
= {
131 .timing_base
= 0x20000,
132 .lcdblk_offset
= 0x210,
133 .lcdblk_vt_shift
= 10,
134 .lcdblk_bypass_shift
= 1,
140 static struct fimd_driver_data exynos5_fimd_driver_data
= {
141 .timing_base
= 0x20000,
142 .lcdblk_offset
= 0x214,
143 .lcdblk_vt_shift
= 24,
144 .lcdblk_bypass_shift
= 15,
150 static struct fimd_driver_data exynos5420_fimd_driver_data
= {
151 .timing_base
= 0x20000,
152 .lcdblk_offset
= 0x214,
153 .lcdblk_vt_shift
= 24,
154 .lcdblk_bypass_shift
= 15,
155 .lcdblk_mic_bypass_shift
= 11,
162 struct fimd_context
{
164 struct drm_device
*drm_dev
;
165 struct exynos_drm_crtc
*crtc
;
166 struct exynos_drm_plane planes
[WINDOWS_NR
];
167 struct exynos_drm_plane_config configs
[WINDOWS_NR
];
171 struct regmap
*sysreg
;
172 unsigned long irq_flags
;
180 wait_queue_head_t wait_vsync_queue
;
181 atomic_t wait_vsync_event
;
182 atomic_t win_updated
;
185 struct fimd_driver_data
*driver_data
;
186 struct drm_encoder
*encoder
;
189 static const struct of_device_id fimd_driver_dt_match
[] = {
190 { .compatible
= "samsung,s3c6400-fimd",
191 .data
= &s3c64xx_fimd_driver_data
},
192 { .compatible
= "samsung,exynos3250-fimd",
193 .data
= &exynos3_fimd_driver_data
},
194 { .compatible
= "samsung,exynos4210-fimd",
195 .data
= &exynos4_fimd_driver_data
},
196 { .compatible
= "samsung,exynos4415-fimd",
197 .data
= &exynos4415_fimd_driver_data
},
198 { .compatible
= "samsung,exynos5250-fimd",
199 .data
= &exynos5_fimd_driver_data
},
200 { .compatible
= "samsung,exynos5420-fimd",
201 .data
= &exynos5420_fimd_driver_data
},
204 MODULE_DEVICE_TABLE(of
, fimd_driver_dt_match
);
206 static const enum drm_plane_type fimd_win_types
[WINDOWS_NR
] = {
207 DRM_PLANE_TYPE_PRIMARY
,
208 DRM_PLANE_TYPE_OVERLAY
,
209 DRM_PLANE_TYPE_OVERLAY
,
210 DRM_PLANE_TYPE_OVERLAY
,
211 DRM_PLANE_TYPE_CURSOR
,
214 static const uint32_t fimd_formats
[] = {
222 static inline struct fimd_driver_data
*drm_fimd_get_driver_data(
223 struct platform_device
*pdev
)
225 const struct of_device_id
*of_id
=
226 of_match_device(fimd_driver_dt_match
, &pdev
->dev
);
228 return (struct fimd_driver_data
*)of_id
->data
;
231 static int fimd_enable_vblank(struct exynos_drm_crtc
*crtc
)
233 struct fimd_context
*ctx
= crtc
->ctx
;
239 if (!test_and_set_bit(0, &ctx
->irq_flags
)) {
240 val
= readl(ctx
->regs
+ VIDINTCON0
);
242 val
|= VIDINTCON0_INT_ENABLE
;
245 val
|= VIDINTCON0_INT_I80IFDONE
;
246 val
|= VIDINTCON0_INT_SYSMAINCON
;
247 val
&= ~VIDINTCON0_INT_SYSSUBCON
;
249 val
|= VIDINTCON0_INT_FRAME
;
251 val
&= ~VIDINTCON0_FRAMESEL0_MASK
;
252 val
|= VIDINTCON0_FRAMESEL0_VSYNC
;
253 val
&= ~VIDINTCON0_FRAMESEL1_MASK
;
254 val
|= VIDINTCON0_FRAMESEL1_NONE
;
257 writel(val
, ctx
->regs
+ VIDINTCON0
);
263 static void fimd_disable_vblank(struct exynos_drm_crtc
*crtc
)
265 struct fimd_context
*ctx
= crtc
->ctx
;
271 if (test_and_clear_bit(0, &ctx
->irq_flags
)) {
272 val
= readl(ctx
->regs
+ VIDINTCON0
);
274 val
&= ~VIDINTCON0_INT_ENABLE
;
277 val
&= ~VIDINTCON0_INT_I80IFDONE
;
278 val
&= ~VIDINTCON0_INT_SYSMAINCON
;
279 val
&= ~VIDINTCON0_INT_SYSSUBCON
;
281 val
&= ~VIDINTCON0_INT_FRAME
;
283 writel(val
, ctx
->regs
+ VIDINTCON0
);
287 static void fimd_wait_for_vblank(struct exynos_drm_crtc
*crtc
)
289 struct fimd_context
*ctx
= crtc
->ctx
;
294 atomic_set(&ctx
->wait_vsync_event
, 1);
297 * wait for FIMD to signal VSYNC interrupt or return after
298 * timeout which is set to 50ms (refresh rate of 20).
300 if (!wait_event_timeout(ctx
->wait_vsync_queue
,
301 !atomic_read(&ctx
->wait_vsync_event
),
303 DRM_DEBUG_KMS("vblank wait timed out.\n");
306 static void fimd_enable_video_output(struct fimd_context
*ctx
, unsigned int win
,
309 u32 val
= readl(ctx
->regs
+ WINCON(win
));
312 val
|= WINCONx_ENWIN
;
314 val
&= ~WINCONx_ENWIN
;
316 writel(val
, ctx
->regs
+ WINCON(win
));
319 static void fimd_enable_shadow_channel_path(struct fimd_context
*ctx
,
323 u32 val
= readl(ctx
->regs
+ SHADOWCON
);
326 val
|= SHADOWCON_CHx_ENABLE(win
);
328 val
&= ~SHADOWCON_CHx_ENABLE(win
);
330 writel(val
, ctx
->regs
+ SHADOWCON
);
333 static void fimd_clear_channels(struct exynos_drm_crtc
*crtc
)
335 struct fimd_context
*ctx
= crtc
->ctx
;
336 unsigned int win
, ch_enabled
= 0;
338 DRM_DEBUG_KMS("%s\n", __FILE__
);
340 /* Hardware is in unknown state, so ensure it gets enabled properly */
341 pm_runtime_get_sync(ctx
->dev
);
343 clk_prepare_enable(ctx
->bus_clk
);
344 clk_prepare_enable(ctx
->lcd_clk
);
346 /* Check if any channel is enabled. */
347 for (win
= 0; win
< WINDOWS_NR
; win
++) {
348 u32 val
= readl(ctx
->regs
+ WINCON(win
));
350 if (val
& WINCONx_ENWIN
) {
351 fimd_enable_video_output(ctx
, win
, false);
353 if (ctx
->driver_data
->has_shadowcon
)
354 fimd_enable_shadow_channel_path(ctx
, win
,
361 /* Wait for vsync, as disable channel takes effect at next vsync */
363 int pipe
= ctx
->pipe
;
365 /* ensure that vblank interrupt won't be reported to core */
366 ctx
->suspended
= false;
369 fimd_enable_vblank(ctx
->crtc
);
370 fimd_wait_for_vblank(ctx
->crtc
);
371 fimd_disable_vblank(ctx
->crtc
);
373 ctx
->suspended
= true;
377 clk_disable_unprepare(ctx
->lcd_clk
);
378 clk_disable_unprepare(ctx
->bus_clk
);
380 pm_runtime_put(ctx
->dev
);
383 static u32
fimd_calc_clkdiv(struct fimd_context
*ctx
,
384 const struct drm_display_mode
*mode
)
386 unsigned long ideal_clk
= mode
->htotal
* mode
->vtotal
* mode
->vrefresh
;
391 * The frame done interrupt should be occurred prior to the
397 /* Find the clock divider value that gets us closest to ideal_clk */
398 clkdiv
= DIV_ROUND_CLOSEST(clk_get_rate(ctx
->lcd_clk
), ideal_clk
);
400 return (clkdiv
< 0x100) ? clkdiv
: 0xff;
403 static void fimd_commit(struct exynos_drm_crtc
*crtc
)
405 struct fimd_context
*ctx
= crtc
->ctx
;
406 struct drm_display_mode
*mode
= &crtc
->base
.state
->adjusted_mode
;
407 struct fimd_driver_data
*driver_data
= ctx
->driver_data
;
408 void *timing_base
= ctx
->regs
+ driver_data
->timing_base
;
414 /* nothing to do if we haven't set the mode yet */
415 if (mode
->htotal
== 0 || mode
->vtotal
== 0)
419 val
= ctx
->i80ifcon
| I80IFEN_ENABLE
;
420 writel(val
, timing_base
+ I80IFCONFAx(0));
422 /* disable auto frame rate */
423 writel(0, timing_base
+ I80IFCONFBx(0));
425 /* set video type selection to I80 interface */
426 if (driver_data
->has_vtsel
&& ctx
->sysreg
&&
427 regmap_update_bits(ctx
->sysreg
,
428 driver_data
->lcdblk_offset
,
429 0x3 << driver_data
->lcdblk_vt_shift
,
430 0x1 << driver_data
->lcdblk_vt_shift
)) {
431 DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
435 int vsync_len
, vbpd
, vfpd
, hsync_len
, hbpd
, hfpd
;
438 /* setup polarity values */
439 vidcon1
= ctx
->vidcon1
;
440 if (mode
->flags
& DRM_MODE_FLAG_NVSYNC
)
441 vidcon1
|= VIDCON1_INV_VSYNC
;
442 if (mode
->flags
& DRM_MODE_FLAG_NHSYNC
)
443 vidcon1
|= VIDCON1_INV_HSYNC
;
444 writel(vidcon1
, ctx
->regs
+ driver_data
->timing_base
+ VIDCON1
);
446 /* setup vertical timing values. */
447 vsync_len
= mode
->crtc_vsync_end
- mode
->crtc_vsync_start
;
448 vbpd
= mode
->crtc_vtotal
- mode
->crtc_vsync_end
;
449 vfpd
= mode
->crtc_vsync_start
- mode
->crtc_vdisplay
;
451 val
= VIDTCON0_VBPD(vbpd
- 1) |
452 VIDTCON0_VFPD(vfpd
- 1) |
453 VIDTCON0_VSPW(vsync_len
- 1);
454 writel(val
, ctx
->regs
+ driver_data
->timing_base
+ VIDTCON0
);
456 /* setup horizontal timing values. */
457 hsync_len
= mode
->crtc_hsync_end
- mode
->crtc_hsync_start
;
458 hbpd
= mode
->crtc_htotal
- mode
->crtc_hsync_end
;
459 hfpd
= mode
->crtc_hsync_start
- mode
->crtc_hdisplay
;
461 val
= VIDTCON1_HBPD(hbpd
- 1) |
462 VIDTCON1_HFPD(hfpd
- 1) |
463 VIDTCON1_HSPW(hsync_len
- 1);
464 writel(val
, ctx
->regs
+ driver_data
->timing_base
+ VIDTCON1
);
467 if (driver_data
->has_vidoutcon
)
468 writel(ctx
->vidout_con
, timing_base
+ VIDOUT_CON
);
470 /* set bypass selection */
471 if (ctx
->sysreg
&& regmap_update_bits(ctx
->sysreg
,
472 driver_data
->lcdblk_offset
,
473 0x1 << driver_data
->lcdblk_bypass_shift
,
474 0x1 << driver_data
->lcdblk_bypass_shift
)) {
475 DRM_ERROR("Failed to update sysreg for bypass setting.\n");
479 /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
480 * bit should be cleared.
482 if (driver_data
->has_mic_bypass
&& ctx
->sysreg
&&
483 regmap_update_bits(ctx
->sysreg
,
484 driver_data
->lcdblk_offset
,
485 0x1 << driver_data
->lcdblk_mic_bypass_shift
,
486 0x1 << driver_data
->lcdblk_mic_bypass_shift
)) {
487 DRM_ERROR("Failed to update sysreg for bypass mic.\n");
491 /* setup horizontal and vertical display size. */
492 val
= VIDTCON2_LINEVAL(mode
->vdisplay
- 1) |
493 VIDTCON2_HOZVAL(mode
->hdisplay
- 1) |
494 VIDTCON2_LINEVAL_E(mode
->vdisplay
- 1) |
495 VIDTCON2_HOZVAL_E(mode
->hdisplay
- 1);
496 writel(val
, ctx
->regs
+ driver_data
->timing_base
+ VIDTCON2
);
499 * fields of register with prefix '_F' would be updated
500 * at vsync(same as dma start)
503 val
|= VIDCON0_ENVID
| VIDCON0_ENVID_F
;
505 if (ctx
->driver_data
->has_clksel
)
506 val
|= VIDCON0_CLKSEL_LCD
;
508 clkdiv
= fimd_calc_clkdiv(ctx
, mode
);
510 val
|= VIDCON0_CLKVAL_F(clkdiv
- 1) | VIDCON0_CLKDIR
;
512 writel(val
, ctx
->regs
+ VIDCON0
);
516 static void fimd_win_set_pixfmt(struct fimd_context
*ctx
, unsigned int win
,
517 uint32_t pixel_format
, int width
)
524 * In case of s3c64xx, window 0 doesn't support alpha channel.
525 * So the request format is ARGB8888 then change it to XRGB8888.
527 if (ctx
->driver_data
->has_limited_fmt
&& !win
) {
528 if (pixel_format
== DRM_FORMAT_ARGB8888
)
529 pixel_format
= DRM_FORMAT_XRGB8888
;
532 switch (pixel_format
) {
534 val
|= WINCON0_BPPMODE_8BPP_PALETTE
;
535 val
|= WINCONx_BURSTLEN_8WORD
;
536 val
|= WINCONx_BYTSWP
;
538 case DRM_FORMAT_XRGB1555
:
539 val
|= WINCON0_BPPMODE_16BPP_1555
;
540 val
|= WINCONx_HAWSWP
;
541 val
|= WINCONx_BURSTLEN_16WORD
;
543 case DRM_FORMAT_RGB565
:
544 val
|= WINCON0_BPPMODE_16BPP_565
;
545 val
|= WINCONx_HAWSWP
;
546 val
|= WINCONx_BURSTLEN_16WORD
;
548 case DRM_FORMAT_XRGB8888
:
549 val
|= WINCON0_BPPMODE_24BPP_888
;
551 val
|= WINCONx_BURSTLEN_16WORD
;
553 case DRM_FORMAT_ARGB8888
:
554 val
|= WINCON1_BPPMODE_25BPP_A1888
555 | WINCON1_BLD_PIX
| WINCON1_ALPHA_SEL
;
557 val
|= WINCONx_BURSTLEN_16WORD
;
560 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
562 val
|= WINCON0_BPPMODE_24BPP_888
;
564 val
|= WINCONx_BURSTLEN_16WORD
;
569 * Setting dma-burst to 16Word causes permanent tearing for very small
570 * buffers, e.g. cursor buffer. Burst Mode switching which based on
571 * plane size is not recommended as plane size varies alot towards the
572 * end of the screen and rapid movement causes unstable DMA, but it is
573 * still better to change dma-burst than displaying garbage.
576 if (width
< MIN_FB_WIDTH_FOR_16WORD_BURST
) {
577 val
&= ~WINCONx_BURSTLEN_MASK
;
578 val
|= WINCONx_BURSTLEN_4WORD
;
581 writel(val
, ctx
->regs
+ WINCON(win
));
583 /* hardware window 0 doesn't support alpha channel. */
586 val
= VIDISD14C_ALPHA0_R(0xf) |
587 VIDISD14C_ALPHA0_G(0xf) |
588 VIDISD14C_ALPHA0_B(0xf) |
589 VIDISD14C_ALPHA1_R(0xf) |
590 VIDISD14C_ALPHA1_G(0xf) |
591 VIDISD14C_ALPHA1_B(0xf);
593 writel(val
, ctx
->regs
+ VIDOSD_C(win
));
595 val
= VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
597 writel(val
, ctx
->regs
+ VIDWnALPHA0(win
));
598 writel(val
, ctx
->regs
+ VIDWnALPHA1(win
));
602 static void fimd_win_set_colkey(struct fimd_context
*ctx
, unsigned int win
)
604 unsigned int keycon0
= 0, keycon1
= 0;
606 keycon0
= ~(WxKEYCON0_KEYBL_EN
| WxKEYCON0_KEYEN_F
|
607 WxKEYCON0_DIRCON
) | WxKEYCON0_COMPKEY(0);
609 keycon1
= WxKEYCON1_COLVAL(0xffffffff);
611 writel(keycon0
, ctx
->regs
+ WKEYCON0_BASE(win
));
612 writel(keycon1
, ctx
->regs
+ WKEYCON1_BASE(win
));
616 * shadow_protect_win() - disable updating values from shadow registers at vsync
618 * @win: window to protect registers for
619 * @protect: 1 to protect (disable updates)
621 static void fimd_shadow_protect_win(struct fimd_context
*ctx
,
622 unsigned int win
, bool protect
)
627 * SHADOWCON/PRTCON register is used for enabling timing.
629 * for example, once only width value of a register is set,
630 * if the dma is started then fimd hardware could malfunction so
631 * with protect window setting, the register fields with prefix '_F'
632 * wouldn't be updated at vsync also but updated once unprotect window
636 if (ctx
->driver_data
->has_shadowcon
) {
638 bits
= SHADOWCON_WINx_PROTECT(win
);
641 bits
= PRTCON_PROTECT
;
644 val
= readl(ctx
->regs
+ reg
);
649 writel(val
, ctx
->regs
+ reg
);
652 static void fimd_atomic_begin(struct exynos_drm_crtc
*crtc
)
654 struct fimd_context
*ctx
= crtc
->ctx
;
660 for (i
= 0; i
< WINDOWS_NR
; i
++)
661 fimd_shadow_protect_win(ctx
, i
, true);
664 static void fimd_atomic_flush(struct exynos_drm_crtc
*crtc
)
666 struct fimd_context
*ctx
= crtc
->ctx
;
672 for (i
= 0; i
< WINDOWS_NR
; i
++)
673 fimd_shadow_protect_win(ctx
, i
, false);
676 static void fimd_update_plane(struct exynos_drm_crtc
*crtc
,
677 struct exynos_drm_plane
*plane
)
679 struct exynos_drm_plane_state
*state
=
680 to_exynos_plane_state(plane
->base
.state
);
681 struct fimd_context
*ctx
= crtc
->ctx
;
682 struct drm_framebuffer
*fb
= state
->base
.fb
;
684 unsigned long val
, size
, offset
;
685 unsigned int last_x
, last_y
, buf_offsize
, line_size
;
686 unsigned int win
= plane
->index
;
687 unsigned int bpp
= fb
->bits_per_pixel
>> 3;
688 unsigned int pitch
= fb
->pitches
[0];
693 offset
= state
->src
.x
* bpp
;
694 offset
+= state
->src
.y
* pitch
;
696 /* buffer start address */
697 dma_addr
= exynos_drm_fb_dma_addr(fb
, 0) + offset
;
698 val
= (unsigned long)dma_addr
;
699 writel(val
, ctx
->regs
+ VIDWx_BUF_START(win
, 0));
701 /* buffer end address */
702 size
= pitch
* state
->crtc
.h
;
703 val
= (unsigned long)(dma_addr
+ size
);
704 writel(val
, ctx
->regs
+ VIDWx_BUF_END(win
, 0));
706 DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
707 (unsigned long)dma_addr
, val
, size
);
708 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
709 state
->crtc
.w
, state
->crtc
.h
);
712 buf_offsize
= pitch
- (state
->crtc
.w
* bpp
);
713 line_size
= state
->crtc
.w
* bpp
;
714 val
= VIDW_BUF_SIZE_OFFSET(buf_offsize
) |
715 VIDW_BUF_SIZE_PAGEWIDTH(line_size
) |
716 VIDW_BUF_SIZE_OFFSET_E(buf_offsize
) |
717 VIDW_BUF_SIZE_PAGEWIDTH_E(line_size
);
718 writel(val
, ctx
->regs
+ VIDWx_BUF_SIZE(win
, 0));
721 val
= VIDOSDxA_TOPLEFT_X(state
->crtc
.x
) |
722 VIDOSDxA_TOPLEFT_Y(state
->crtc
.y
) |
723 VIDOSDxA_TOPLEFT_X_E(state
->crtc
.x
) |
724 VIDOSDxA_TOPLEFT_Y_E(state
->crtc
.y
);
725 writel(val
, ctx
->regs
+ VIDOSD_A(win
));
727 last_x
= state
->crtc
.x
+ state
->crtc
.w
;
730 last_y
= state
->crtc
.y
+ state
->crtc
.h
;
734 val
= VIDOSDxB_BOTRIGHT_X(last_x
) | VIDOSDxB_BOTRIGHT_Y(last_y
) |
735 VIDOSDxB_BOTRIGHT_X_E(last_x
) | VIDOSDxB_BOTRIGHT_Y_E(last_y
);
737 writel(val
, ctx
->regs
+ VIDOSD_B(win
));
739 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
740 state
->crtc
.x
, state
->crtc
.y
, last_x
, last_y
);
743 if (win
!= 3 && win
!= 4) {
744 u32 offset
= VIDOSD_D(win
);
746 offset
= VIDOSD_C(win
);
747 val
= state
->crtc
.w
* state
->crtc
.h
;
748 writel(val
, ctx
->regs
+ offset
);
750 DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val
);
753 fimd_win_set_pixfmt(ctx
, win
, fb
->pixel_format
, state
->src
.w
);
755 /* hardware window 0 doesn't support color key. */
757 fimd_win_set_colkey(ctx
, win
);
759 fimd_enable_video_output(ctx
, win
, true);
761 if (ctx
->driver_data
->has_shadowcon
)
762 fimd_enable_shadow_channel_path(ctx
, win
, true);
765 atomic_set(&ctx
->win_updated
, 1);
768 static void fimd_disable_plane(struct exynos_drm_crtc
*crtc
,
769 struct exynos_drm_plane
*plane
)
771 struct fimd_context
*ctx
= crtc
->ctx
;
772 unsigned int win
= plane
->index
;
777 fimd_enable_video_output(ctx
, win
, false);
779 if (ctx
->driver_data
->has_shadowcon
)
780 fimd_enable_shadow_channel_path(ctx
, win
, false);
783 static void fimd_enable(struct exynos_drm_crtc
*crtc
)
785 struct fimd_context
*ctx
= crtc
->ctx
;
790 ctx
->suspended
= false;
792 pm_runtime_get_sync(ctx
->dev
);
794 /* if vblank was enabled status, enable it again. */
795 if (test_and_clear_bit(0, &ctx
->irq_flags
))
796 fimd_enable_vblank(ctx
->crtc
);
798 fimd_commit(ctx
->crtc
);
801 static void fimd_disable(struct exynos_drm_crtc
*crtc
)
803 struct fimd_context
*ctx
= crtc
->ctx
;
810 * We need to make sure that all windows are disabled before we
811 * suspend that connector. Otherwise we might try to scan from
812 * a destroyed buffer later.
814 for (i
= 0; i
< WINDOWS_NR
; i
++)
815 fimd_disable_plane(crtc
, &ctx
->planes
[i
]);
817 fimd_enable_vblank(crtc
);
818 fimd_wait_for_vblank(crtc
);
819 fimd_disable_vblank(crtc
);
821 writel(0, ctx
->regs
+ VIDCON0
);
823 pm_runtime_put_sync(ctx
->dev
);
824 ctx
->suspended
= true;
827 static void fimd_trigger(struct device
*dev
)
829 struct fimd_context
*ctx
= dev_get_drvdata(dev
);
830 struct fimd_driver_data
*driver_data
= ctx
->driver_data
;
831 void *timing_base
= ctx
->regs
+ driver_data
->timing_base
;
835 * Skips triggering if in triggering state, because multiple triggering
836 * requests can cause panel reset.
838 if (atomic_read(&ctx
->triggering
))
841 /* Enters triggering mode */
842 atomic_set(&ctx
->triggering
, 1);
844 reg
= readl(timing_base
+ TRIGCON
);
845 reg
|= (TRGMODE_I80_RGB_ENABLE_I80
| SWTRGCMD_I80_RGB_ENABLE
);
846 writel(reg
, timing_base
+ TRIGCON
);
849 * Exits triggering mode if vblank is not enabled yet, because when the
850 * VIDINTCON0 register is not set, it can not exit from triggering mode.
852 if (!test_bit(0, &ctx
->irq_flags
))
853 atomic_set(&ctx
->triggering
, 0);
856 static void fimd_te_handler(struct exynos_drm_crtc
*crtc
)
858 struct fimd_context
*ctx
= crtc
->ctx
;
860 /* Checks the crtc is detached already from encoder */
861 if (ctx
->pipe
< 0 || !ctx
->drm_dev
)
865 * If there is a page flip request, triggers and handles the page flip
866 * event so that current fb can be updated into panel GRAM.
868 if (atomic_add_unless(&ctx
->win_updated
, -1, 0))
869 fimd_trigger(ctx
->dev
);
871 /* Wakes up vsync event queue */
872 if (atomic_read(&ctx
->wait_vsync_event
)) {
873 atomic_set(&ctx
->wait_vsync_event
, 0);
874 wake_up(&ctx
->wait_vsync_queue
);
877 if (test_bit(0, &ctx
->irq_flags
))
878 drm_crtc_handle_vblank(&ctx
->crtc
->base
);
881 static void fimd_dp_clock_enable(struct exynos_drm_crtc
*crtc
, bool enable
)
883 struct fimd_context
*ctx
= crtc
->ctx
;
887 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
888 * clock. On these SoCs the bootloader may enable it but any
889 * power domain off/on will reset it to disable state.
891 if (ctx
->driver_data
!= &exynos5_fimd_driver_data
||
892 ctx
->driver_data
!= &exynos5420_fimd_driver_data
)
895 val
= enable
? DP_MIE_CLK_DP_ENABLE
: DP_MIE_CLK_DISABLE
;
896 writel(val
, ctx
->regs
+ DP_MIE_CLKCON
);
899 static const struct exynos_drm_crtc_ops fimd_crtc_ops
= {
900 .enable
= fimd_enable
,
901 .disable
= fimd_disable
,
902 .commit
= fimd_commit
,
903 .enable_vblank
= fimd_enable_vblank
,
904 .disable_vblank
= fimd_disable_vblank
,
905 .wait_for_vblank
= fimd_wait_for_vblank
,
906 .atomic_begin
= fimd_atomic_begin
,
907 .update_plane
= fimd_update_plane
,
908 .disable_plane
= fimd_disable_plane
,
909 .atomic_flush
= fimd_atomic_flush
,
910 .te_handler
= fimd_te_handler
,
911 .clock_enable
= fimd_dp_clock_enable
,
914 static irqreturn_t
fimd_irq_handler(int irq
, void *dev_id
)
916 struct fimd_context
*ctx
= (struct fimd_context
*)dev_id
;
917 u32 val
, clear_bit
, start
, start_s
;
920 val
= readl(ctx
->regs
+ VIDINTCON1
);
922 clear_bit
= ctx
->i80_if
? VIDINTCON1_INT_I80
: VIDINTCON1_INT_FRAME
;
924 writel(clear_bit
, ctx
->regs
+ VIDINTCON1
);
926 /* check the crtc is detached already from encoder */
927 if (ctx
->pipe
< 0 || !ctx
->drm_dev
)
931 drm_crtc_handle_vblank(&ctx
->crtc
->base
);
933 for (win
= 0 ; win
< WINDOWS_NR
; win
++) {
934 struct exynos_drm_plane
*plane
= &ctx
->planes
[win
];
936 if (!plane
->pending_fb
)
939 start
= readl(ctx
->regs
+ VIDWx_BUF_START(win
, 0));
940 start_s
= readl(ctx
->regs
+ VIDWx_BUF_START_S(win
, 0));
941 if (start
== start_s
)
942 exynos_drm_crtc_finish_update(ctx
->crtc
, plane
);
946 /* Exits triggering mode */
947 atomic_set(&ctx
->triggering
, 0);
949 /* set wait vsync event to zero and wake up queue. */
950 if (atomic_read(&ctx
->wait_vsync_event
)) {
951 atomic_set(&ctx
->wait_vsync_event
, 0);
952 wake_up(&ctx
->wait_vsync_queue
);
960 static int fimd_bind(struct device
*dev
, struct device
*master
, void *data
)
962 struct fimd_context
*ctx
= dev_get_drvdata(dev
);
963 struct drm_device
*drm_dev
= data
;
964 struct exynos_drm_private
*priv
= drm_dev
->dev_private
;
965 struct exynos_drm_plane
*exynos_plane
;
969 ctx
->drm_dev
= drm_dev
;
970 ctx
->pipe
= priv
->pipe
++;
972 for (i
= 0; i
< WINDOWS_NR
; i
++) {
973 ctx
->configs
[i
].pixel_formats
= fimd_formats
;
974 ctx
->configs
[i
].num_pixel_formats
= ARRAY_SIZE(fimd_formats
);
975 ctx
->configs
[i
].zpos
= i
;
976 ctx
->configs
[i
].type
= fimd_win_types
[i
];
977 ret
= exynos_plane_init(drm_dev
, &ctx
->planes
[i
], i
,
978 1 << ctx
->pipe
, &ctx
->configs
[i
]);
983 exynos_plane
= &ctx
->planes
[DEFAULT_WIN
];
984 ctx
->crtc
= exynos_drm_crtc_create(drm_dev
, &exynos_plane
->base
,
985 ctx
->pipe
, EXYNOS_DISPLAY_TYPE_LCD
,
986 &fimd_crtc_ops
, ctx
);
987 if (IS_ERR(ctx
->crtc
))
988 return PTR_ERR(ctx
->crtc
);
991 exynos_dpi_bind(drm_dev
, ctx
->encoder
);
993 if (is_drm_iommu_supported(drm_dev
))
994 fimd_clear_channels(ctx
->crtc
);
996 ret
= drm_iommu_attach_device(drm_dev
, dev
);
1003 static void fimd_unbind(struct device
*dev
, struct device
*master
,
1006 struct fimd_context
*ctx
= dev_get_drvdata(dev
);
1008 fimd_disable(ctx
->crtc
);
1010 drm_iommu_detach_device(ctx
->drm_dev
, ctx
->dev
);
1013 exynos_dpi_remove(ctx
->encoder
);
1016 static const struct component_ops fimd_component_ops
= {
1018 .unbind
= fimd_unbind
,
1021 static int fimd_probe(struct platform_device
*pdev
)
1023 struct device
*dev
= &pdev
->dev
;
1024 struct fimd_context
*ctx
;
1025 struct device_node
*i80_if_timings
;
1026 struct resource
*res
;
1032 ctx
= devm_kzalloc(dev
, sizeof(*ctx
), GFP_KERNEL
);
1037 ctx
->suspended
= true;
1038 ctx
->driver_data
= drm_fimd_get_driver_data(pdev
);
1040 if (of_property_read_bool(dev
->of_node
, "samsung,invert-vden"))
1041 ctx
->vidcon1
|= VIDCON1_INV_VDEN
;
1042 if (of_property_read_bool(dev
->of_node
, "samsung,invert-vclk"))
1043 ctx
->vidcon1
|= VIDCON1_INV_VCLK
;
1045 i80_if_timings
= of_get_child_by_name(dev
->of_node
, "i80-if-timings");
1046 if (i80_if_timings
) {
1051 if (ctx
->driver_data
->has_vidoutcon
)
1052 ctx
->vidout_con
|= VIDOUT_CON_F_I80_LDI0
;
1054 ctx
->vidcon0
|= VIDCON0_VIDOUT_I80_LDI0
;
1056 * The user manual describes that this "DSI_EN" bit is required
1057 * to enable I80 24-bit data interface.
1059 ctx
->vidcon0
|= VIDCON0_DSI_EN
;
1061 if (of_property_read_u32(i80_if_timings
, "cs-setup", &val
))
1063 ctx
->i80ifcon
= LCD_CS_SETUP(val
);
1064 if (of_property_read_u32(i80_if_timings
, "wr-setup", &val
))
1066 ctx
->i80ifcon
|= LCD_WR_SETUP(val
);
1067 if (of_property_read_u32(i80_if_timings
, "wr-active", &val
))
1069 ctx
->i80ifcon
|= LCD_WR_ACTIVE(val
);
1070 if (of_property_read_u32(i80_if_timings
, "wr-hold", &val
))
1072 ctx
->i80ifcon
|= LCD_WR_HOLD(val
);
1074 of_node_put(i80_if_timings
);
1076 ctx
->sysreg
= syscon_regmap_lookup_by_phandle(dev
->of_node
,
1078 if (IS_ERR(ctx
->sysreg
)) {
1079 dev_warn(dev
, "failed to get system register.\n");
1083 ctx
->bus_clk
= devm_clk_get(dev
, "fimd");
1084 if (IS_ERR(ctx
->bus_clk
)) {
1085 dev_err(dev
, "failed to get bus clock\n");
1086 return PTR_ERR(ctx
->bus_clk
);
1089 ctx
->lcd_clk
= devm_clk_get(dev
, "sclk_fimd");
1090 if (IS_ERR(ctx
->lcd_clk
)) {
1091 dev_err(dev
, "failed to get lcd clock\n");
1092 return PTR_ERR(ctx
->lcd_clk
);
1095 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1097 ctx
->regs
= devm_ioremap_resource(dev
, res
);
1098 if (IS_ERR(ctx
->regs
))
1099 return PTR_ERR(ctx
->regs
);
1101 res
= platform_get_resource_byname(pdev
, IORESOURCE_IRQ
,
1102 ctx
->i80_if
? "lcd_sys" : "vsync");
1104 dev_err(dev
, "irq request failed.\n");
1108 ret
= devm_request_irq(dev
, res
->start
, fimd_irq_handler
,
1109 0, "drm_fimd", ctx
);
1111 dev_err(dev
, "irq request failed.\n");
1115 init_waitqueue_head(&ctx
->wait_vsync_queue
);
1116 atomic_set(&ctx
->wait_vsync_event
, 0);
1118 platform_set_drvdata(pdev
, ctx
);
1120 ctx
->encoder
= exynos_dpi_probe(dev
);
1121 if (IS_ERR(ctx
->encoder
))
1122 return PTR_ERR(ctx
->encoder
);
1124 pm_runtime_enable(dev
);
1126 ret
= component_add(dev
, &fimd_component_ops
);
1128 goto err_disable_pm_runtime
;
1132 err_disable_pm_runtime
:
1133 pm_runtime_disable(dev
);
1138 static int fimd_remove(struct platform_device
*pdev
)
1140 pm_runtime_disable(&pdev
->dev
);
1142 component_del(&pdev
->dev
, &fimd_component_ops
);
1148 static int exynos_fimd_suspend(struct device
*dev
)
1150 struct fimd_context
*ctx
= dev_get_drvdata(dev
);
1152 clk_disable_unprepare(ctx
->lcd_clk
);
1153 clk_disable_unprepare(ctx
->bus_clk
);
1158 static int exynos_fimd_resume(struct device
*dev
)
1160 struct fimd_context
*ctx
= dev_get_drvdata(dev
);
1163 ret
= clk_prepare_enable(ctx
->bus_clk
);
1165 DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret
);
1169 ret
= clk_prepare_enable(ctx
->lcd_clk
);
1171 DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret
);
1179 static const struct dev_pm_ops exynos_fimd_pm_ops
= {
1180 SET_RUNTIME_PM_OPS(exynos_fimd_suspend
, exynos_fimd_resume
, NULL
)
1183 struct platform_driver fimd_driver
= {
1184 .probe
= fimd_probe
,
1185 .remove
= fimd_remove
,
1187 .name
= "exynos4-fb",
1188 .owner
= THIS_MODULE
,
1189 .pm
= &exynos_fimd_pm_ops
,
1190 .of_match_table
= fimd_driver_dt_match
,