2 * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 #include <linux/bitmap.h>
19 #include <linux/cpu.h>
20 #include <linux/delay.h>
21 #include <linux/interrupt.h>
22 #include <linux/log2.h>
24 #include <linux/msi.h>
26 #include <linux/of_address.h>
27 #include <linux/of_irq.h>
28 #include <linux/of_pci.h>
29 #include <linux/of_platform.h>
30 #include <linux/percpu.h>
31 #include <linux/slab.h>
33 #include <linux/irqchip.h>
34 #include <linux/irqchip/arm-gic-v3.h>
36 #include <asm/cacheflush.h>
37 #include <asm/cputype.h>
38 #include <asm/exception.h>
40 #include "irq-gic-common.h"
42 #define ITS_FLAGS_CMDQ_NEEDS_FLUSHING (1ULL << 0)
43 #define ITS_FLAGS_WORKAROUND_CAVIUM_22375 (1ULL << 1)
45 #define RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING (1 << 0)
48 * Collection structure - just an ID, and a redistributor address to
49 * ping. We use one per CPU as a bag of interrupts assigned to this
52 struct its_collection
{
58 * The ITS structure - contains most of the infrastructure, with the
59 * top-level MSI domain, the command queue, the collections, and the
60 * list of devices writing to it.
64 struct list_head entry
;
66 unsigned long phys_base
;
67 struct its_cmd_block
*cmd_base
;
68 struct its_cmd_block
*cmd_write
;
72 } tables
[GITS_BASER_NR_REGS
];
73 struct its_collection
*collections
;
74 struct list_head its_device_list
;
79 #define ITS_ITT_ALIGN SZ_256
81 /* Convert page order to size in bytes */
82 #define PAGE_ORDER_TO_SIZE(o) (PAGE_SIZE << (o))
84 struct event_lpi_map
{
85 unsigned long *lpi_map
;
87 irq_hw_number_t lpi_base
;
92 * The ITS view of a device - belongs to an ITS, a collection, owns an
93 * interrupt translation table, and a list of interrupts.
96 struct list_head entry
;
98 struct event_lpi_map event_map
;
104 static LIST_HEAD(its_nodes
);
105 static DEFINE_SPINLOCK(its_lock
);
106 static struct rdists
*gic_rdists
;
108 #define gic_data_rdist() (raw_cpu_ptr(gic_rdists->rdist))
109 #define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
111 static struct its_collection
*dev_event_to_col(struct its_device
*its_dev
,
114 struct its_node
*its
= its_dev
->its
;
116 return its
->collections
+ its_dev
->event_map
.col_map
[event
];
120 * ITS command descriptors - parameters to be encoded in a command
123 struct its_cmd_desc
{
126 struct its_device
*dev
;
131 struct its_device
*dev
;
136 struct its_device
*dev
;
141 struct its_collection
*col
;
146 struct its_device
*dev
;
152 struct its_device
*dev
;
153 struct its_collection
*col
;
158 struct its_device
*dev
;
163 struct its_collection
*col
;
169 * The ITS command block, which is what the ITS actually parses.
171 struct its_cmd_block
{
175 #define ITS_CMD_QUEUE_SZ SZ_64K
176 #define ITS_CMD_QUEUE_NR_ENTRIES (ITS_CMD_QUEUE_SZ / sizeof(struct its_cmd_block))
178 typedef struct its_collection
*(*its_cmd_builder_t
)(struct its_cmd_block
*,
179 struct its_cmd_desc
*);
181 static void its_encode_cmd(struct its_cmd_block
*cmd
, u8 cmd_nr
)
183 cmd
->raw_cmd
[0] &= ~0xffUL
;
184 cmd
->raw_cmd
[0] |= cmd_nr
;
187 static void its_encode_devid(struct its_cmd_block
*cmd
, u32 devid
)
189 cmd
->raw_cmd
[0] &= BIT_ULL(32) - 1;
190 cmd
->raw_cmd
[0] |= ((u64
)devid
) << 32;
193 static void its_encode_event_id(struct its_cmd_block
*cmd
, u32 id
)
195 cmd
->raw_cmd
[1] &= ~0xffffffffUL
;
196 cmd
->raw_cmd
[1] |= id
;
199 static void its_encode_phys_id(struct its_cmd_block
*cmd
, u32 phys_id
)
201 cmd
->raw_cmd
[1] &= 0xffffffffUL
;
202 cmd
->raw_cmd
[1] |= ((u64
)phys_id
) << 32;
205 static void its_encode_size(struct its_cmd_block
*cmd
, u8 size
)
207 cmd
->raw_cmd
[1] &= ~0x1fUL
;
208 cmd
->raw_cmd
[1] |= size
& 0x1f;
211 static void its_encode_itt(struct its_cmd_block
*cmd
, u64 itt_addr
)
213 cmd
->raw_cmd
[2] &= ~0xffffffffffffUL
;
214 cmd
->raw_cmd
[2] |= itt_addr
& 0xffffffffff00UL
;
217 static void its_encode_valid(struct its_cmd_block
*cmd
, int valid
)
219 cmd
->raw_cmd
[2] &= ~(1UL << 63);
220 cmd
->raw_cmd
[2] |= ((u64
)!!valid
) << 63;
223 static void its_encode_target(struct its_cmd_block
*cmd
, u64 target_addr
)
225 cmd
->raw_cmd
[2] &= ~(0xffffffffUL
<< 16);
226 cmd
->raw_cmd
[2] |= (target_addr
& (0xffffffffUL
<< 16));
229 static void its_encode_collection(struct its_cmd_block
*cmd
, u16 col
)
231 cmd
->raw_cmd
[2] &= ~0xffffUL
;
232 cmd
->raw_cmd
[2] |= col
;
235 static inline void its_fixup_cmd(struct its_cmd_block
*cmd
)
237 /* Let's fixup BE commands */
238 cmd
->raw_cmd
[0] = cpu_to_le64(cmd
->raw_cmd
[0]);
239 cmd
->raw_cmd
[1] = cpu_to_le64(cmd
->raw_cmd
[1]);
240 cmd
->raw_cmd
[2] = cpu_to_le64(cmd
->raw_cmd
[2]);
241 cmd
->raw_cmd
[3] = cpu_to_le64(cmd
->raw_cmd
[3]);
244 static struct its_collection
*its_build_mapd_cmd(struct its_cmd_block
*cmd
,
245 struct its_cmd_desc
*desc
)
247 unsigned long itt_addr
;
248 u8 size
= ilog2(desc
->its_mapd_cmd
.dev
->nr_ites
);
250 itt_addr
= virt_to_phys(desc
->its_mapd_cmd
.dev
->itt
);
251 itt_addr
= ALIGN(itt_addr
, ITS_ITT_ALIGN
);
253 its_encode_cmd(cmd
, GITS_CMD_MAPD
);
254 its_encode_devid(cmd
, desc
->its_mapd_cmd
.dev
->device_id
);
255 its_encode_size(cmd
, size
- 1);
256 its_encode_itt(cmd
, itt_addr
);
257 its_encode_valid(cmd
, desc
->its_mapd_cmd
.valid
);
264 static struct its_collection
*its_build_mapc_cmd(struct its_cmd_block
*cmd
,
265 struct its_cmd_desc
*desc
)
267 its_encode_cmd(cmd
, GITS_CMD_MAPC
);
268 its_encode_collection(cmd
, desc
->its_mapc_cmd
.col
->col_id
);
269 its_encode_target(cmd
, desc
->its_mapc_cmd
.col
->target_address
);
270 its_encode_valid(cmd
, desc
->its_mapc_cmd
.valid
);
274 return desc
->its_mapc_cmd
.col
;
277 static struct its_collection
*its_build_mapvi_cmd(struct its_cmd_block
*cmd
,
278 struct its_cmd_desc
*desc
)
280 struct its_collection
*col
;
282 col
= dev_event_to_col(desc
->its_mapvi_cmd
.dev
,
283 desc
->its_mapvi_cmd
.event_id
);
285 its_encode_cmd(cmd
, GITS_CMD_MAPVI
);
286 its_encode_devid(cmd
, desc
->its_mapvi_cmd
.dev
->device_id
);
287 its_encode_event_id(cmd
, desc
->its_mapvi_cmd
.event_id
);
288 its_encode_phys_id(cmd
, desc
->its_mapvi_cmd
.phys_id
);
289 its_encode_collection(cmd
, col
->col_id
);
296 static struct its_collection
*its_build_movi_cmd(struct its_cmd_block
*cmd
,
297 struct its_cmd_desc
*desc
)
299 struct its_collection
*col
;
301 col
= dev_event_to_col(desc
->its_movi_cmd
.dev
,
302 desc
->its_movi_cmd
.event_id
);
304 its_encode_cmd(cmd
, GITS_CMD_MOVI
);
305 its_encode_devid(cmd
, desc
->its_movi_cmd
.dev
->device_id
);
306 its_encode_event_id(cmd
, desc
->its_movi_cmd
.event_id
);
307 its_encode_collection(cmd
, desc
->its_movi_cmd
.col
->col_id
);
314 static struct its_collection
*its_build_discard_cmd(struct its_cmd_block
*cmd
,
315 struct its_cmd_desc
*desc
)
317 struct its_collection
*col
;
319 col
= dev_event_to_col(desc
->its_discard_cmd
.dev
,
320 desc
->its_discard_cmd
.event_id
);
322 its_encode_cmd(cmd
, GITS_CMD_DISCARD
);
323 its_encode_devid(cmd
, desc
->its_discard_cmd
.dev
->device_id
);
324 its_encode_event_id(cmd
, desc
->its_discard_cmd
.event_id
);
331 static struct its_collection
*its_build_inv_cmd(struct its_cmd_block
*cmd
,
332 struct its_cmd_desc
*desc
)
334 struct its_collection
*col
;
336 col
= dev_event_to_col(desc
->its_inv_cmd
.dev
,
337 desc
->its_inv_cmd
.event_id
);
339 its_encode_cmd(cmd
, GITS_CMD_INV
);
340 its_encode_devid(cmd
, desc
->its_inv_cmd
.dev
->device_id
);
341 its_encode_event_id(cmd
, desc
->its_inv_cmd
.event_id
);
348 static struct its_collection
*its_build_invall_cmd(struct its_cmd_block
*cmd
,
349 struct its_cmd_desc
*desc
)
351 its_encode_cmd(cmd
, GITS_CMD_INVALL
);
352 its_encode_collection(cmd
, desc
->its_mapc_cmd
.col
->col_id
);
359 static u64
its_cmd_ptr_to_offset(struct its_node
*its
,
360 struct its_cmd_block
*ptr
)
362 return (ptr
- its
->cmd_base
) * sizeof(*ptr
);
365 static int its_queue_full(struct its_node
*its
)
370 widx
= its
->cmd_write
- its
->cmd_base
;
371 ridx
= readl_relaxed(its
->base
+ GITS_CREADR
) / sizeof(struct its_cmd_block
);
373 /* This is incredibly unlikely to happen, unless the ITS locks up. */
374 if (((widx
+ 1) % ITS_CMD_QUEUE_NR_ENTRIES
) == ridx
)
380 static struct its_cmd_block
*its_allocate_entry(struct its_node
*its
)
382 struct its_cmd_block
*cmd
;
383 u32 count
= 1000000; /* 1s! */
385 while (its_queue_full(its
)) {
388 pr_err_ratelimited("ITS queue not draining\n");
395 cmd
= its
->cmd_write
++;
397 /* Handle queue wrapping */
398 if (its
->cmd_write
== (its
->cmd_base
+ ITS_CMD_QUEUE_NR_ENTRIES
))
399 its
->cmd_write
= its
->cmd_base
;
404 static struct its_cmd_block
*its_post_commands(struct its_node
*its
)
406 u64 wr
= its_cmd_ptr_to_offset(its
, its
->cmd_write
);
408 writel_relaxed(wr
, its
->base
+ GITS_CWRITER
);
410 return its
->cmd_write
;
413 static void its_flush_cmd(struct its_node
*its
, struct its_cmd_block
*cmd
)
416 * Make sure the commands written to memory are observable by
419 if (its
->flags
& ITS_FLAGS_CMDQ_NEEDS_FLUSHING
)
420 __flush_dcache_area(cmd
, sizeof(*cmd
));
425 static void its_wait_for_range_completion(struct its_node
*its
,
426 struct its_cmd_block
*from
,
427 struct its_cmd_block
*to
)
429 u64 rd_idx
, from_idx
, to_idx
;
430 u32 count
= 1000000; /* 1s! */
432 from_idx
= its_cmd_ptr_to_offset(its
, from
);
433 to_idx
= its_cmd_ptr_to_offset(its
, to
);
436 rd_idx
= readl_relaxed(its
->base
+ GITS_CREADR
);
437 if (rd_idx
>= to_idx
|| rd_idx
< from_idx
)
442 pr_err_ratelimited("ITS queue timeout\n");
450 static void its_send_single_command(struct its_node
*its
,
451 its_cmd_builder_t builder
,
452 struct its_cmd_desc
*desc
)
454 struct its_cmd_block
*cmd
, *sync_cmd
, *next_cmd
;
455 struct its_collection
*sync_col
;
458 raw_spin_lock_irqsave(&its
->lock
, flags
);
460 cmd
= its_allocate_entry(its
);
461 if (!cmd
) { /* We're soooooo screewed... */
462 pr_err_ratelimited("ITS can't allocate, dropping command\n");
463 raw_spin_unlock_irqrestore(&its
->lock
, flags
);
466 sync_col
= builder(cmd
, desc
);
467 its_flush_cmd(its
, cmd
);
470 sync_cmd
= its_allocate_entry(its
);
472 pr_err_ratelimited("ITS can't SYNC, skipping\n");
475 its_encode_cmd(sync_cmd
, GITS_CMD_SYNC
);
476 its_encode_target(sync_cmd
, sync_col
->target_address
);
477 its_fixup_cmd(sync_cmd
);
478 its_flush_cmd(its
, sync_cmd
);
482 next_cmd
= its_post_commands(its
);
483 raw_spin_unlock_irqrestore(&its
->lock
, flags
);
485 its_wait_for_range_completion(its
, cmd
, next_cmd
);
488 static void its_send_inv(struct its_device
*dev
, u32 event_id
)
490 struct its_cmd_desc desc
;
492 desc
.its_inv_cmd
.dev
= dev
;
493 desc
.its_inv_cmd
.event_id
= event_id
;
495 its_send_single_command(dev
->its
, its_build_inv_cmd
, &desc
);
498 static void its_send_mapd(struct its_device
*dev
, int valid
)
500 struct its_cmd_desc desc
;
502 desc
.its_mapd_cmd
.dev
= dev
;
503 desc
.its_mapd_cmd
.valid
= !!valid
;
505 its_send_single_command(dev
->its
, its_build_mapd_cmd
, &desc
);
508 static void its_send_mapc(struct its_node
*its
, struct its_collection
*col
,
511 struct its_cmd_desc desc
;
513 desc
.its_mapc_cmd
.col
= col
;
514 desc
.its_mapc_cmd
.valid
= !!valid
;
516 its_send_single_command(its
, its_build_mapc_cmd
, &desc
);
519 static void its_send_mapvi(struct its_device
*dev
, u32 irq_id
, u32 id
)
521 struct its_cmd_desc desc
;
523 desc
.its_mapvi_cmd
.dev
= dev
;
524 desc
.its_mapvi_cmd
.phys_id
= irq_id
;
525 desc
.its_mapvi_cmd
.event_id
= id
;
527 its_send_single_command(dev
->its
, its_build_mapvi_cmd
, &desc
);
530 static void its_send_movi(struct its_device
*dev
,
531 struct its_collection
*col
, u32 id
)
533 struct its_cmd_desc desc
;
535 desc
.its_movi_cmd
.dev
= dev
;
536 desc
.its_movi_cmd
.col
= col
;
537 desc
.its_movi_cmd
.event_id
= id
;
539 its_send_single_command(dev
->its
, its_build_movi_cmd
, &desc
);
542 static void its_send_discard(struct its_device
*dev
, u32 id
)
544 struct its_cmd_desc desc
;
546 desc
.its_discard_cmd
.dev
= dev
;
547 desc
.its_discard_cmd
.event_id
= id
;
549 its_send_single_command(dev
->its
, its_build_discard_cmd
, &desc
);
552 static void its_send_invall(struct its_node
*its
, struct its_collection
*col
)
554 struct its_cmd_desc desc
;
556 desc
.its_invall_cmd
.col
= col
;
558 its_send_single_command(its
, its_build_invall_cmd
, &desc
);
562 * irqchip functions - assumes MSI, mostly.
565 static inline u32
its_get_event_id(struct irq_data
*d
)
567 struct its_device
*its_dev
= irq_data_get_irq_chip_data(d
);
568 return d
->hwirq
- its_dev
->event_map
.lpi_base
;
571 static void lpi_set_config(struct irq_data
*d
, bool enable
)
573 struct its_device
*its_dev
= irq_data_get_irq_chip_data(d
);
574 irq_hw_number_t hwirq
= d
->hwirq
;
575 u32 id
= its_get_event_id(d
);
576 u8
*cfg
= page_address(gic_rdists
->prop_page
) + hwirq
- 8192;
579 *cfg
|= LPI_PROP_ENABLED
;
581 *cfg
&= ~LPI_PROP_ENABLED
;
584 * Make the above write visible to the redistributors.
585 * And yes, we're flushing exactly: One. Single. Byte.
588 if (gic_rdists
->flags
& RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING
)
589 __flush_dcache_area(cfg
, sizeof(*cfg
));
592 its_send_inv(its_dev
, id
);
595 static void its_mask_irq(struct irq_data
*d
)
597 lpi_set_config(d
, false);
600 static void its_unmask_irq(struct irq_data
*d
)
602 lpi_set_config(d
, true);
605 static int its_set_affinity(struct irq_data
*d
, const struct cpumask
*mask_val
,
608 unsigned int cpu
= cpumask_any_and(mask_val
, cpu_online_mask
);
609 struct its_device
*its_dev
= irq_data_get_irq_chip_data(d
);
610 struct its_collection
*target_col
;
611 u32 id
= its_get_event_id(d
);
613 if (cpu
>= nr_cpu_ids
)
616 target_col
= &its_dev
->its
->collections
[cpu
];
617 its_send_movi(its_dev
, target_col
, id
);
618 its_dev
->event_map
.col_map
[id
] = cpu
;
620 return IRQ_SET_MASK_OK_DONE
;
623 static void its_irq_compose_msi_msg(struct irq_data
*d
, struct msi_msg
*msg
)
625 struct its_device
*its_dev
= irq_data_get_irq_chip_data(d
);
626 struct its_node
*its
;
630 addr
= its
->phys_base
+ GITS_TRANSLATER
;
632 msg
->address_lo
= addr
& ((1UL << 32) - 1);
633 msg
->address_hi
= addr
>> 32;
634 msg
->data
= its_get_event_id(d
);
637 static struct irq_chip its_irq_chip
= {
639 .irq_mask
= its_mask_irq
,
640 .irq_unmask
= its_unmask_irq
,
641 .irq_eoi
= irq_chip_eoi_parent
,
642 .irq_set_affinity
= its_set_affinity
,
643 .irq_compose_msi_msg
= its_irq_compose_msi_msg
,
647 * How we allocate LPIs:
649 * The GIC has id_bits bits for interrupt identifiers. From there, we
650 * must subtract 8192 which are reserved for SGIs/PPIs/SPIs. Then, as
651 * we allocate LPIs by chunks of 32, we can shift the whole thing by 5
654 * This gives us (((1UL << id_bits) - 8192) >> 5) possible allocations.
656 #define IRQS_PER_CHUNK_SHIFT 5
657 #define IRQS_PER_CHUNK (1 << IRQS_PER_CHUNK_SHIFT)
659 static unsigned long *lpi_bitmap
;
660 static u32 lpi_chunks
;
661 static DEFINE_SPINLOCK(lpi_lock
);
663 static int its_lpi_to_chunk(int lpi
)
665 return (lpi
- 8192) >> IRQS_PER_CHUNK_SHIFT
;
668 static int its_chunk_to_lpi(int chunk
)
670 return (chunk
<< IRQS_PER_CHUNK_SHIFT
) + 8192;
673 static int __init
its_lpi_init(u32 id_bits
)
675 lpi_chunks
= its_lpi_to_chunk(1UL << id_bits
);
677 lpi_bitmap
= kzalloc(BITS_TO_LONGS(lpi_chunks
) * sizeof(long),
684 pr_info("ITS: Allocated %d chunks for LPIs\n", (int)lpi_chunks
);
688 static unsigned long *its_lpi_alloc_chunks(int nr_irqs
, int *base
, int *nr_ids
)
690 unsigned long *bitmap
= NULL
;
695 nr_chunks
= DIV_ROUND_UP(nr_irqs
, IRQS_PER_CHUNK
);
697 spin_lock(&lpi_lock
);
700 chunk_id
= bitmap_find_next_zero_area(lpi_bitmap
, lpi_chunks
,
702 if (chunk_id
< lpi_chunks
)
706 } while (nr_chunks
> 0);
711 bitmap
= kzalloc(BITS_TO_LONGS(nr_chunks
* IRQS_PER_CHUNK
) * sizeof (long),
716 for (i
= 0; i
< nr_chunks
; i
++)
717 set_bit(chunk_id
+ i
, lpi_bitmap
);
719 *base
= its_chunk_to_lpi(chunk_id
);
720 *nr_ids
= nr_chunks
* IRQS_PER_CHUNK
;
723 spin_unlock(&lpi_lock
);
731 static void its_lpi_free(struct event_lpi_map
*map
)
733 int base
= map
->lpi_base
;
734 int nr_ids
= map
->nr_lpis
;
737 spin_lock(&lpi_lock
);
739 for (lpi
= base
; lpi
< (base
+ nr_ids
); lpi
+= IRQS_PER_CHUNK
) {
740 int chunk
= its_lpi_to_chunk(lpi
);
741 BUG_ON(chunk
> lpi_chunks
);
742 if (test_bit(chunk
, lpi_bitmap
)) {
743 clear_bit(chunk
, lpi_bitmap
);
745 pr_err("Bad LPI chunk %d\n", chunk
);
749 spin_unlock(&lpi_lock
);
756 * We allocate 64kB for PROPBASE. That gives us at most 64K LPIs to
757 * deal with (one configuration byte per interrupt). PENDBASE has to
758 * be 64kB aligned (one bit per LPI, plus 8192 bits for SPI/PPI/SGI).
760 #define LPI_PROPBASE_SZ SZ_64K
761 #define LPI_PENDBASE_SZ (LPI_PROPBASE_SZ / 8 + SZ_1K)
764 * This is how many bits of ID we need, including the useless ones.
766 #define LPI_NRBITS ilog2(LPI_PROPBASE_SZ + SZ_8K)
768 #define LPI_PROP_DEFAULT_PRIO 0xa0
770 static int __init
its_alloc_lpi_tables(void)
774 gic_rdists
->prop_page
= alloc_pages(GFP_NOWAIT
,
775 get_order(LPI_PROPBASE_SZ
));
776 if (!gic_rdists
->prop_page
) {
777 pr_err("Failed to allocate PROPBASE\n");
781 paddr
= page_to_phys(gic_rdists
->prop_page
);
782 pr_info("GIC: using LPI property table @%pa\n", &paddr
);
784 /* Priority 0xa0, Group-1, disabled */
785 memset(page_address(gic_rdists
->prop_page
),
786 LPI_PROP_DEFAULT_PRIO
| LPI_PROP_GROUP1
,
789 /* Make sure the GIC will observe the written configuration */
790 __flush_dcache_area(page_address(gic_rdists
->prop_page
), LPI_PROPBASE_SZ
);
795 static const char *its_base_type_string
[] = {
796 [GITS_BASER_TYPE_DEVICE
] = "Devices",
797 [GITS_BASER_TYPE_VCPU
] = "Virtual CPUs",
798 [GITS_BASER_TYPE_CPU
] = "Physical CPUs",
799 [GITS_BASER_TYPE_COLLECTION
] = "Interrupt Collections",
800 [GITS_BASER_TYPE_RESERVED5
] = "Reserved (5)",
801 [GITS_BASER_TYPE_RESERVED6
] = "Reserved (6)",
802 [GITS_BASER_TYPE_RESERVED7
] = "Reserved (7)",
805 static void its_free_tables(struct its_node
*its
)
809 for (i
= 0; i
< GITS_BASER_NR_REGS
; i
++) {
810 if (its
->tables
[i
].base
) {
811 free_pages((unsigned long)its
->tables
[i
].base
,
812 its
->tables
[i
].order
);
813 its
->tables
[i
].base
= NULL
;
818 static int its_alloc_tables(const char *node_name
, struct its_node
*its
)
823 u64 shr
= GITS_BASER_InnerShareable
;
828 if (its
->flags
& ITS_FLAGS_WORKAROUND_CAVIUM_22375
) {
830 * erratum 22375: only alloc 8MB table size
831 * erratum 24313: ignore memory access type
834 ids
= 0x14; /* 20 bits, 8MB */
836 cache
= GITS_BASER_WaWb
;
837 typer
= readq_relaxed(its
->base
+ GITS_TYPER
);
838 ids
= GITS_TYPER_DEVBITS(typer
);
841 for (i
= 0; i
< GITS_BASER_NR_REGS
; i
++) {
842 u64 val
= readq_relaxed(its
->base
+ GITS_BASER
+ i
* 8);
843 u64 type
= GITS_BASER_TYPE(val
);
844 u64 entry_size
= GITS_BASER_ENTRY_SIZE(val
);
845 int order
= get_order(psz
);
850 if (type
== GITS_BASER_TYPE_NONE
)
854 * Allocate as many entries as required to fit the
855 * range of device IDs that the ITS can grok... The ID
856 * space being incredibly sparse, this results in a
857 * massive waste of memory.
859 * For other tables, only allocate a single page.
861 if (type
== GITS_BASER_TYPE_DEVICE
) {
863 * 'order' was initialized earlier to the default page
864 * granule of the the ITS. We can't have an allocation
865 * smaller than that. If the requested allocation
866 * is smaller, round up to the default page granule.
868 order
= max(get_order((1UL << ids
) * entry_size
),
870 if (order
>= MAX_ORDER
) {
871 order
= MAX_ORDER
- 1;
872 pr_warn("%s: Device Table too large, reduce its page order to %u\n",
878 alloc_pages
= (PAGE_ORDER_TO_SIZE(order
) / psz
);
879 if (alloc_pages
> GITS_BASER_PAGES_MAX
) {
880 alloc_pages
= GITS_BASER_PAGES_MAX
;
881 order
= get_order(GITS_BASER_PAGES_MAX
* psz
);
882 pr_warn("%s: Device Table too large, reduce its page order to %u (%u pages)\n",
883 node_name
, order
, alloc_pages
);
886 base
= (void *)__get_free_pages(GFP_KERNEL
| __GFP_ZERO
, order
);
892 its
->tables
[i
].base
= base
;
893 its
->tables
[i
].order
= order
;
896 val
= (virt_to_phys(base
) |
897 (type
<< GITS_BASER_TYPE_SHIFT
) |
898 ((entry_size
- 1) << GITS_BASER_ENTRY_SIZE_SHIFT
) |
905 val
|= GITS_BASER_PAGE_SIZE_4K
;
908 val
|= GITS_BASER_PAGE_SIZE_16K
;
911 val
|= GITS_BASER_PAGE_SIZE_64K
;
915 val
|= alloc_pages
- 1;
917 writeq_relaxed(val
, its
->base
+ GITS_BASER
+ i
* 8);
918 tmp
= readq_relaxed(its
->base
+ GITS_BASER
+ i
* 8);
920 if ((val
^ tmp
) & GITS_BASER_SHAREABILITY_MASK
) {
922 * Shareability didn't stick. Just use
923 * whatever the read reported, which is likely
924 * to be the only thing this redistributor
925 * supports. If that's zero, make it
926 * non-cacheable as well.
928 shr
= tmp
& GITS_BASER_SHAREABILITY_MASK
;
930 cache
= GITS_BASER_nC
;
931 __flush_dcache_area(base
, PAGE_ORDER_TO_SIZE(order
));
936 if ((val
^ tmp
) & GITS_BASER_PAGE_SIZE_MASK
) {
938 * Page size didn't stick. Let's try a smaller
939 * size and retry. If we reach 4K, then
940 * something is horribly wrong...
942 free_pages((unsigned long)base
, order
);
943 its
->tables
[i
].base
= NULL
;
948 goto retry_alloc_baser
;
951 goto retry_alloc_baser
;
956 pr_err("ITS: %s: GITS_BASER%d doesn't stick: %lx %lx\n",
958 (unsigned long) val
, (unsigned long) tmp
);
963 pr_info("ITS: allocated %d %s @%lx (psz %dK, shr %d)\n",
964 (int)(PAGE_ORDER_TO_SIZE(order
) / entry_size
),
965 its_base_type_string
[type
],
966 (unsigned long)virt_to_phys(base
),
967 psz
/ SZ_1K
, (int)shr
>> GITS_BASER_SHAREABILITY_SHIFT
);
973 its_free_tables(its
);
978 static int its_alloc_collections(struct its_node
*its
)
980 its
->collections
= kzalloc(nr_cpu_ids
* sizeof(*its
->collections
),
982 if (!its
->collections
)
988 static void its_cpu_init_lpis(void)
990 void __iomem
*rbase
= gic_data_rdist_rd_base();
991 struct page
*pend_page
;
994 /* If we didn't allocate the pending table yet, do it now */
995 pend_page
= gic_data_rdist()->pend_page
;
999 * The pending pages have to be at least 64kB aligned,
1000 * hence the 'max(LPI_PENDBASE_SZ, SZ_64K)' below.
1002 pend_page
= alloc_pages(GFP_NOWAIT
| __GFP_ZERO
,
1003 get_order(max(LPI_PENDBASE_SZ
, SZ_64K
)));
1005 pr_err("Failed to allocate PENDBASE for CPU%d\n",
1006 smp_processor_id());
1010 /* Make sure the GIC will observe the zero-ed page */
1011 __flush_dcache_area(page_address(pend_page
), LPI_PENDBASE_SZ
);
1013 paddr
= page_to_phys(pend_page
);
1014 pr_info("CPU%d: using LPI pending table @%pa\n",
1015 smp_processor_id(), &paddr
);
1016 gic_data_rdist()->pend_page
= pend_page
;
1020 val
= readl_relaxed(rbase
+ GICR_CTLR
);
1021 val
&= ~GICR_CTLR_ENABLE_LPIS
;
1022 writel_relaxed(val
, rbase
+ GICR_CTLR
);
1025 * Make sure any change to the table is observable by the GIC.
1030 val
= (page_to_phys(gic_rdists
->prop_page
) |
1031 GICR_PROPBASER_InnerShareable
|
1032 GICR_PROPBASER_WaWb
|
1033 ((LPI_NRBITS
- 1) & GICR_PROPBASER_IDBITS_MASK
));
1035 writeq_relaxed(val
, rbase
+ GICR_PROPBASER
);
1036 tmp
= readq_relaxed(rbase
+ GICR_PROPBASER
);
1038 if ((tmp
^ val
) & GICR_PROPBASER_SHAREABILITY_MASK
) {
1039 if (!(tmp
& GICR_PROPBASER_SHAREABILITY_MASK
)) {
1041 * The HW reports non-shareable, we must
1042 * remove the cacheability attributes as
1045 val
&= ~(GICR_PROPBASER_SHAREABILITY_MASK
|
1046 GICR_PROPBASER_CACHEABILITY_MASK
);
1047 val
|= GICR_PROPBASER_nC
;
1048 writeq_relaxed(val
, rbase
+ GICR_PROPBASER
);
1050 pr_info_once("GIC: using cache flushing for LPI property table\n");
1051 gic_rdists
->flags
|= RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING
;
1055 val
= (page_to_phys(pend_page
) |
1056 GICR_PENDBASER_InnerShareable
|
1057 GICR_PENDBASER_WaWb
);
1059 writeq_relaxed(val
, rbase
+ GICR_PENDBASER
);
1060 tmp
= readq_relaxed(rbase
+ GICR_PENDBASER
);
1062 if (!(tmp
& GICR_PENDBASER_SHAREABILITY_MASK
)) {
1064 * The HW reports non-shareable, we must remove the
1065 * cacheability attributes as well.
1067 val
&= ~(GICR_PENDBASER_SHAREABILITY_MASK
|
1068 GICR_PENDBASER_CACHEABILITY_MASK
);
1069 val
|= GICR_PENDBASER_nC
;
1070 writeq_relaxed(val
, rbase
+ GICR_PENDBASER
);
1074 val
= readl_relaxed(rbase
+ GICR_CTLR
);
1075 val
|= GICR_CTLR_ENABLE_LPIS
;
1076 writel_relaxed(val
, rbase
+ GICR_CTLR
);
1078 /* Make sure the GIC has seen the above */
1082 static void its_cpu_init_collection(void)
1084 struct its_node
*its
;
1087 spin_lock(&its_lock
);
1088 cpu
= smp_processor_id();
1090 list_for_each_entry(its
, &its_nodes
, entry
) {
1094 * We now have to bind each collection to its target
1097 if (readq_relaxed(its
->base
+ GITS_TYPER
) & GITS_TYPER_PTA
) {
1099 * This ITS wants the physical address of the
1102 target
= gic_data_rdist()->phys_base
;
1105 * This ITS wants a linear CPU number.
1107 target
= readq_relaxed(gic_data_rdist_rd_base() + GICR_TYPER
);
1108 target
= GICR_TYPER_CPU_NUMBER(target
) << 16;
1111 /* Perform collection mapping */
1112 its
->collections
[cpu
].target_address
= target
;
1113 its
->collections
[cpu
].col_id
= cpu
;
1115 its_send_mapc(its
, &its
->collections
[cpu
], 1);
1116 its_send_invall(its
, &its
->collections
[cpu
]);
1119 spin_unlock(&its_lock
);
1122 static struct its_device
*its_find_device(struct its_node
*its
, u32 dev_id
)
1124 struct its_device
*its_dev
= NULL
, *tmp
;
1125 unsigned long flags
;
1127 raw_spin_lock_irqsave(&its
->lock
, flags
);
1129 list_for_each_entry(tmp
, &its
->its_device_list
, entry
) {
1130 if (tmp
->device_id
== dev_id
) {
1136 raw_spin_unlock_irqrestore(&its
->lock
, flags
);
1141 static struct its_device
*its_create_device(struct its_node
*its
, u32 dev_id
,
1144 struct its_device
*dev
;
1145 unsigned long *lpi_map
;
1146 unsigned long flags
;
1147 u16
*col_map
= NULL
;
1154 dev
= kzalloc(sizeof(*dev
), GFP_KERNEL
);
1156 * At least one bit of EventID is being used, hence a minimum
1157 * of two entries. No, the architecture doesn't let you
1158 * express an ITT with a single entry.
1160 nr_ites
= max(2UL, roundup_pow_of_two(nvecs
));
1161 sz
= nr_ites
* its
->ite_size
;
1162 sz
= max(sz
, ITS_ITT_ALIGN
) + ITS_ITT_ALIGN
- 1;
1163 itt
= kzalloc(sz
, GFP_KERNEL
);
1164 lpi_map
= its_lpi_alloc_chunks(nvecs
, &lpi_base
, &nr_lpis
);
1166 col_map
= kzalloc(sizeof(*col_map
) * nr_lpis
, GFP_KERNEL
);
1168 if (!dev
|| !itt
|| !lpi_map
|| !col_map
) {
1176 __flush_dcache_area(itt
, sz
);
1180 dev
->nr_ites
= nr_ites
;
1181 dev
->event_map
.lpi_map
= lpi_map
;
1182 dev
->event_map
.col_map
= col_map
;
1183 dev
->event_map
.lpi_base
= lpi_base
;
1184 dev
->event_map
.nr_lpis
= nr_lpis
;
1185 dev
->device_id
= dev_id
;
1186 INIT_LIST_HEAD(&dev
->entry
);
1188 raw_spin_lock_irqsave(&its
->lock
, flags
);
1189 list_add(&dev
->entry
, &its
->its_device_list
);
1190 raw_spin_unlock_irqrestore(&its
->lock
, flags
);
1192 /* Map device to its ITT */
1193 its_send_mapd(dev
, 1);
1198 static void its_free_device(struct its_device
*its_dev
)
1200 unsigned long flags
;
1202 raw_spin_lock_irqsave(&its_dev
->its
->lock
, flags
);
1203 list_del(&its_dev
->entry
);
1204 raw_spin_unlock_irqrestore(&its_dev
->its
->lock
, flags
);
1205 kfree(its_dev
->itt
);
1209 static int its_alloc_device_irq(struct its_device
*dev
, irq_hw_number_t
*hwirq
)
1213 idx
= find_first_zero_bit(dev
->event_map
.lpi_map
,
1214 dev
->event_map
.nr_lpis
);
1215 if (idx
== dev
->event_map
.nr_lpis
)
1218 *hwirq
= dev
->event_map
.lpi_base
+ idx
;
1219 set_bit(idx
, dev
->event_map
.lpi_map
);
1224 static int its_msi_prepare(struct irq_domain
*domain
, struct device
*dev
,
1225 int nvec
, msi_alloc_info_t
*info
)
1227 struct its_node
*its
;
1228 struct its_device
*its_dev
;
1229 struct msi_domain_info
*msi_info
;
1233 * We ignore "dev" entierely, and rely on the dev_id that has
1234 * been passed via the scratchpad. This limits this domain's
1235 * usefulness to upper layers that definitely know that they
1236 * are built on top of the ITS.
1238 dev_id
= info
->scratchpad
[0].ul
;
1240 msi_info
= msi_get_domain_info(domain
);
1241 its
= msi_info
->data
;
1243 its_dev
= its_find_device(its
, dev_id
);
1246 * We already have seen this ID, probably through
1247 * another alias (PCI bridge of some sort). No need to
1248 * create the device.
1250 pr_debug("Reusing ITT for devID %x\n", dev_id
);
1254 its_dev
= its_create_device(its
, dev_id
, nvec
);
1258 pr_debug("ITT %d entries, %d bits\n", nvec
, ilog2(nvec
));
1260 info
->scratchpad
[0].ptr
= its_dev
;
1264 static struct msi_domain_ops its_msi_domain_ops
= {
1265 .msi_prepare
= its_msi_prepare
,
1268 static int its_irq_gic_domain_alloc(struct irq_domain
*domain
,
1270 irq_hw_number_t hwirq
)
1272 struct irq_fwspec fwspec
;
1274 if (irq_domain_get_of_node(domain
->parent
)) {
1275 fwspec
.fwnode
= domain
->parent
->fwnode
;
1276 fwspec
.param_count
= 3;
1277 fwspec
.param
[0] = GIC_IRQ_TYPE_LPI
;
1278 fwspec
.param
[1] = hwirq
;
1279 fwspec
.param
[2] = IRQ_TYPE_EDGE_RISING
;
1284 return irq_domain_alloc_irqs_parent(domain
, virq
, 1, &fwspec
);
1287 static int its_irq_domain_alloc(struct irq_domain
*domain
, unsigned int virq
,
1288 unsigned int nr_irqs
, void *args
)
1290 msi_alloc_info_t
*info
= args
;
1291 struct its_device
*its_dev
= info
->scratchpad
[0].ptr
;
1292 irq_hw_number_t hwirq
;
1296 for (i
= 0; i
< nr_irqs
; i
++) {
1297 err
= its_alloc_device_irq(its_dev
, &hwirq
);
1301 err
= its_irq_gic_domain_alloc(domain
, virq
+ i
, hwirq
);
1305 irq_domain_set_hwirq_and_chip(domain
, virq
+ i
,
1306 hwirq
, &its_irq_chip
, its_dev
);
1307 pr_debug("ID:%d pID:%d vID:%d\n",
1308 (int)(hwirq
- its_dev
->event_map
.lpi_base
),
1309 (int) hwirq
, virq
+ i
);
1315 static void its_irq_domain_activate(struct irq_domain
*domain
,
1318 struct its_device
*its_dev
= irq_data_get_irq_chip_data(d
);
1319 u32 event
= its_get_event_id(d
);
1321 /* Bind the LPI to the first possible CPU */
1322 its_dev
->event_map
.col_map
[event
] = cpumask_first(cpu_online_mask
);
1324 /* Map the GIC IRQ and event to the device */
1325 its_send_mapvi(its_dev
, d
->hwirq
, event
);
1328 static void its_irq_domain_deactivate(struct irq_domain
*domain
,
1331 struct its_device
*its_dev
= irq_data_get_irq_chip_data(d
);
1332 u32 event
= its_get_event_id(d
);
1334 /* Stop the delivery of interrupts */
1335 its_send_discard(its_dev
, event
);
1338 static void its_irq_domain_free(struct irq_domain
*domain
, unsigned int virq
,
1339 unsigned int nr_irqs
)
1341 struct irq_data
*d
= irq_domain_get_irq_data(domain
, virq
);
1342 struct its_device
*its_dev
= irq_data_get_irq_chip_data(d
);
1345 for (i
= 0; i
< nr_irqs
; i
++) {
1346 struct irq_data
*data
= irq_domain_get_irq_data(domain
,
1348 u32 event
= its_get_event_id(data
);
1350 /* Mark interrupt index as unused */
1351 clear_bit(event
, its_dev
->event_map
.lpi_map
);
1353 /* Nuke the entry in the domain */
1354 irq_domain_reset_irq_data(data
);
1357 /* If all interrupts have been freed, start mopping the floor */
1358 if (bitmap_empty(its_dev
->event_map
.lpi_map
,
1359 its_dev
->event_map
.nr_lpis
)) {
1360 its_lpi_free(&its_dev
->event_map
);
1362 /* Unmap device/itt */
1363 its_send_mapd(its_dev
, 0);
1364 its_free_device(its_dev
);
1367 irq_domain_free_irqs_parent(domain
, virq
, nr_irqs
);
1370 static const struct irq_domain_ops its_domain_ops
= {
1371 .alloc
= its_irq_domain_alloc
,
1372 .free
= its_irq_domain_free
,
1373 .activate
= its_irq_domain_activate
,
1374 .deactivate
= its_irq_domain_deactivate
,
1377 static int its_force_quiescent(void __iomem
*base
)
1379 u32 count
= 1000000; /* 1s */
1382 val
= readl_relaxed(base
+ GITS_CTLR
);
1383 if (val
& GITS_CTLR_QUIESCENT
)
1386 /* Disable the generation of all interrupts to this ITS */
1387 val
&= ~GITS_CTLR_ENABLE
;
1388 writel_relaxed(val
, base
+ GITS_CTLR
);
1390 /* Poll GITS_CTLR and wait until ITS becomes quiescent */
1392 val
= readl_relaxed(base
+ GITS_CTLR
);
1393 if (val
& GITS_CTLR_QUIESCENT
)
1405 static void __maybe_unused
its_enable_quirk_cavium_22375(void *data
)
1407 struct its_node
*its
= data
;
1409 its
->flags
|= ITS_FLAGS_WORKAROUND_CAVIUM_22375
;
1412 static const struct gic_quirk its_quirks
[] = {
1413 #ifdef CONFIG_CAVIUM_ERRATUM_22375
1415 .desc
= "ITS: Cavium errata 22375, 24313",
1416 .iidr
= 0xa100034c, /* ThunderX pass 1.x */
1418 .init
= its_enable_quirk_cavium_22375
,
1425 static void its_enable_quirks(struct its_node
*its
)
1427 u32 iidr
= readl_relaxed(its
->base
+ GITS_IIDR
);
1429 gic_enable_quirks(iidr
, its_quirks
, its
);
1432 static int __init
its_probe(struct device_node
*node
,
1433 struct irq_domain
*parent
)
1435 struct resource res
;
1436 struct its_node
*its
;
1437 void __iomem
*its_base
;
1438 struct irq_domain
*inner_domain
;
1443 err
= of_address_to_resource(node
, 0, &res
);
1445 pr_warn("%s: no regs?\n", node
->full_name
);
1449 its_base
= ioremap(res
.start
, resource_size(&res
));
1451 pr_warn("%s: unable to map registers\n", node
->full_name
);
1455 val
= readl_relaxed(its_base
+ GITS_PIDR2
) & GIC_PIDR2_ARCH_MASK
;
1456 if (val
!= 0x30 && val
!= 0x40) {
1457 pr_warn("%s: no ITS detected, giving up\n", node
->full_name
);
1462 err
= its_force_quiescent(its_base
);
1464 pr_warn("%s: failed to quiesce, giving up\n",
1469 pr_info("ITS: %s\n", node
->full_name
);
1471 its
= kzalloc(sizeof(*its
), GFP_KERNEL
);
1477 raw_spin_lock_init(&its
->lock
);
1478 INIT_LIST_HEAD(&its
->entry
);
1479 INIT_LIST_HEAD(&its
->its_device_list
);
1480 its
->base
= its_base
;
1481 its
->phys_base
= res
.start
;
1482 its
->ite_size
= ((readl_relaxed(its_base
+ GITS_TYPER
) >> 4) & 0xf) + 1;
1484 its
->cmd_base
= kzalloc(ITS_CMD_QUEUE_SZ
, GFP_KERNEL
);
1485 if (!its
->cmd_base
) {
1489 its
->cmd_write
= its
->cmd_base
;
1491 its_enable_quirks(its
);
1493 err
= its_alloc_tables(node
->full_name
, its
);
1497 err
= its_alloc_collections(its
);
1499 goto out_free_tables
;
1501 baser
= (virt_to_phys(its
->cmd_base
) |
1503 GITS_CBASER_InnerShareable
|
1504 (ITS_CMD_QUEUE_SZ
/ SZ_4K
- 1) |
1507 writeq_relaxed(baser
, its
->base
+ GITS_CBASER
);
1508 tmp
= readq_relaxed(its
->base
+ GITS_CBASER
);
1510 if ((tmp
^ baser
) & GITS_CBASER_SHAREABILITY_MASK
) {
1511 if (!(tmp
& GITS_CBASER_SHAREABILITY_MASK
)) {
1513 * The HW reports non-shareable, we must
1514 * remove the cacheability attributes as
1517 baser
&= ~(GITS_CBASER_SHAREABILITY_MASK
|
1518 GITS_CBASER_CACHEABILITY_MASK
);
1519 baser
|= GITS_CBASER_nC
;
1520 writeq_relaxed(baser
, its
->base
+ GITS_CBASER
);
1522 pr_info("ITS: using cache flushing for cmd queue\n");
1523 its
->flags
|= ITS_FLAGS_CMDQ_NEEDS_FLUSHING
;
1526 writeq_relaxed(0, its
->base
+ GITS_CWRITER
);
1527 writel_relaxed(GITS_CTLR_ENABLE
, its
->base
+ GITS_CTLR
);
1529 if (of_property_read_bool(node
, "msi-controller")) {
1530 struct msi_domain_info
*info
;
1532 info
= kzalloc(sizeof(*info
), GFP_KERNEL
);
1535 goto out_free_tables
;
1538 inner_domain
= irq_domain_add_tree(node
, &its_domain_ops
, its
);
1539 if (!inner_domain
) {
1542 goto out_free_tables
;
1545 inner_domain
->parent
= parent
;
1546 inner_domain
->bus_token
= DOMAIN_BUS_NEXUS
;
1547 info
->ops
= &its_msi_domain_ops
;
1549 inner_domain
->host_data
= info
;
1552 spin_lock(&its_lock
);
1553 list_add(&its
->entry
, &its_nodes
);
1554 spin_unlock(&its_lock
);
1559 its_free_tables(its
);
1561 kfree(its
->cmd_base
);
1566 pr_err("ITS: failed probing %s (%d)\n", node
->full_name
, err
);
1570 static bool gic_rdists_supports_plpis(void)
1572 return !!(readl_relaxed(gic_data_rdist_rd_base() + GICR_TYPER
) & GICR_TYPER_PLPIS
);
1575 int its_cpu_init(void)
1577 if (!list_empty(&its_nodes
)) {
1578 if (!gic_rdists_supports_plpis()) {
1579 pr_info("CPU%d: LPIs not supported\n", smp_processor_id());
1582 its_cpu_init_lpis();
1583 its_cpu_init_collection();
1589 static struct of_device_id its_device_id
[] = {
1590 { .compatible
= "arm,gic-v3-its", },
1594 int __init
its_init(struct device_node
*node
, struct rdists
*rdists
,
1595 struct irq_domain
*parent_domain
)
1597 struct device_node
*np
;
1599 for (np
= of_find_matching_node(node
, its_device_id
); np
;
1600 np
= of_find_matching_node(np
, its_device_id
)) {
1601 its_probe(np
, parent_domain
);
1604 if (list_empty(&its_nodes
)) {
1605 pr_warn("ITS: No ITS available, not enabling LPIs\n");
1609 gic_rdists
= rdists
;
1610 its_alloc_lpi_tables();
1611 its_lpi_init(rdists
->id_bits
);