2 * Driver for Vitesse PHYs
4 * Author: Kriston Carson
6 * Copyright (c) 2005, 2009, 2011 Freescale Semiconductor, Inc.
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/mii.h>
18 #include <linux/ethtool.h>
19 #include <linux/phy.h>
21 /* Vitesse Extended Page Magic Register(s) */
22 #define MII_VSC82X4_EXT_PAGE_16E 0x10
23 #define MII_VSC82X4_EXT_PAGE_17E 0x11
24 #define MII_VSC82X4_EXT_PAGE_18E 0x12
26 /* Vitesse Extended Control Register 1 */
27 #define MII_VSC8244_EXT_CON1 0x17
28 #define MII_VSC8244_EXTCON1_INIT 0x0000
29 #define MII_VSC8244_EXTCON1_TX_SKEW_MASK 0x0c00
30 #define MII_VSC8244_EXTCON1_RX_SKEW_MASK 0x0300
31 #define MII_VSC8244_EXTCON1_TX_SKEW 0x0800
32 #define MII_VSC8244_EXTCON1_RX_SKEW 0x0200
34 /* Vitesse Interrupt Mask Register */
35 #define MII_VSC8244_IMASK 0x19
36 #define MII_VSC8244_IMASK_IEN 0x8000
37 #define MII_VSC8244_IMASK_SPEED 0x4000
38 #define MII_VSC8244_IMASK_LINK 0x2000
39 #define MII_VSC8244_IMASK_DUPLEX 0x1000
40 #define MII_VSC8244_IMASK_MASK 0xf000
42 #define MII_VSC8221_IMASK_MASK 0xa000
44 /* Vitesse Interrupt Status Register */
45 #define MII_VSC8244_ISTAT 0x1a
46 #define MII_VSC8244_ISTAT_STATUS 0x8000
47 #define MII_VSC8244_ISTAT_SPEED 0x4000
48 #define MII_VSC8244_ISTAT_LINK 0x2000
49 #define MII_VSC8244_ISTAT_DUPLEX 0x1000
51 /* Vitesse Auxiliary Control/Status Register */
52 #define MII_VSC8244_AUX_CONSTAT 0x1c
53 #define MII_VSC8244_AUXCONSTAT_INIT 0x0000
54 #define MII_VSC8244_AUXCONSTAT_DUPLEX 0x0020
55 #define MII_VSC8244_AUXCONSTAT_SPEED 0x0018
56 #define MII_VSC8244_AUXCONSTAT_GBIT 0x0010
57 #define MII_VSC8244_AUXCONSTAT_100 0x0008
59 #define MII_VSC8221_AUXCONSTAT_INIT 0x0004 /* need to set this bit? */
60 #define MII_VSC8221_AUXCONSTAT_RESERVED 0x0004
62 /* Vitesse Extended Page Access Register */
63 #define MII_VSC82X4_EXT_PAGE_ACCESS 0x1f
65 #define PHY_ID_VSC8234 0x000fc620
66 #define PHY_ID_VSC8244 0x000fc6c0
67 #define PHY_ID_VSC8514 0x00070670
68 #define PHY_ID_VSC8574 0x000704a0
69 #define PHY_ID_VSC8601 0x00070420
70 #define PHY_ID_VSC8662 0x00070660
71 #define PHY_ID_VSC8221 0x000fc550
72 #define PHY_ID_VSC8211 0x000fc4b0
74 MODULE_DESCRIPTION("Vitesse PHY driver");
75 MODULE_AUTHOR("Kriston Carson");
76 MODULE_LICENSE("GPL");
78 static int vsc824x_add_skew(struct phy_device
*phydev
)
83 extcon
= phy_read(phydev
, MII_VSC8244_EXT_CON1
);
88 extcon
&= ~(MII_VSC8244_EXTCON1_TX_SKEW_MASK
|
89 MII_VSC8244_EXTCON1_RX_SKEW_MASK
);
91 extcon
|= (MII_VSC8244_EXTCON1_TX_SKEW
|
92 MII_VSC8244_EXTCON1_RX_SKEW
);
94 err
= phy_write(phydev
, MII_VSC8244_EXT_CON1
, extcon
);
99 static int vsc824x_config_init(struct phy_device
*phydev
)
103 err
= phy_write(phydev
, MII_VSC8244_AUX_CONSTAT
,
104 MII_VSC8244_AUXCONSTAT_INIT
);
108 if (phydev
->interface
== PHY_INTERFACE_MODE_RGMII_ID
)
109 err
= vsc824x_add_skew(phydev
);
114 static int vsc824x_ack_interrupt(struct phy_device
*phydev
)
118 /* Don't bother to ACK the interrupts if interrupts
119 * are disabled. The 824x cannot clear the interrupts
120 * if they are disabled.
122 if (phydev
->interrupts
== PHY_INTERRUPT_ENABLED
)
123 err
= phy_read(phydev
, MII_VSC8244_ISTAT
);
125 return (err
< 0) ? err
: 0;
128 static int vsc82xx_config_intr(struct phy_device
*phydev
)
132 if (phydev
->interrupts
== PHY_INTERRUPT_ENABLED
)
133 err
= phy_write(phydev
, MII_VSC8244_IMASK
,
134 (phydev
->drv
->phy_id
== PHY_ID_VSC8234
||
135 phydev
->drv
->phy_id
== PHY_ID_VSC8244
||
136 phydev
->drv
->phy_id
== PHY_ID_VSC8514
||
137 phydev
->drv
->phy_id
== PHY_ID_VSC8574
||
138 phydev
->drv
->phy_id
== PHY_ID_VSC8601
) ?
139 MII_VSC8244_IMASK_MASK
:
140 MII_VSC8221_IMASK_MASK
);
142 /* The Vitesse PHY cannot clear the interrupt
143 * once it has disabled them, so we clear them first
145 err
= phy_read(phydev
, MII_VSC8244_ISTAT
);
150 err
= phy_write(phydev
, MII_VSC8244_IMASK
, 0);
156 static int vsc8221_config_init(struct phy_device
*phydev
)
160 err
= phy_write(phydev
, MII_VSC8244_AUX_CONSTAT
,
161 MII_VSC8221_AUXCONSTAT_INIT
);
164 /* Perhaps we should set EXT_CON1 based on the interface?
165 * Options are 802.3Z SerDes or SGMII
169 /* vsc82x4_config_autocross_enable - Enable auto MDI/MDI-X for forced links
170 * @phydev: target phy_device struct
172 * Enable auto MDI/MDI-X when in 10/100 forced link speeds by writing
173 * special values in the VSC8234/VSC8244 extended reserved registers
175 static int vsc82x4_config_autocross_enable(struct phy_device
*phydev
)
179 if (phydev
->autoneg
== AUTONEG_ENABLE
|| phydev
->speed
> SPEED_100
)
182 /* map extended registers set 0x10 - 0x1e */
183 ret
= phy_write(phydev
, MII_VSC82X4_EXT_PAGE_ACCESS
, 0x52b5);
185 ret
= phy_write(phydev
, MII_VSC82X4_EXT_PAGE_18E
, 0x0012);
187 ret
= phy_write(phydev
, MII_VSC82X4_EXT_PAGE_17E
, 0x2803);
189 ret
= phy_write(phydev
, MII_VSC82X4_EXT_PAGE_16E
, 0x87fa);
190 /* map standard registers set 0x10 - 0x1e */
192 ret
= phy_write(phydev
, MII_VSC82X4_EXT_PAGE_ACCESS
, 0x0000);
194 phy_write(phydev
, MII_VSC82X4_EXT_PAGE_ACCESS
, 0x0000);
199 /* vsc82x4_config_aneg - restart auto-negotiation or write BMCR
200 * @phydev: target phy_device struct
202 * Description: If auto-negotiation is enabled, we configure the
203 * advertising, and then restart auto-negotiation. If it is not
204 * enabled, then we write the BMCR and also start the auto
207 static int vsc82x4_config_aneg(struct phy_device
*phydev
)
211 /* Enable auto MDI/MDI-X when in 10/100 forced link speeds by
212 * writing special values in the VSC8234 extended reserved registers
214 if (phydev
->autoneg
!= AUTONEG_ENABLE
&& phydev
->speed
<= SPEED_100
) {
215 ret
= genphy_setup_forced(phydev
);
217 if (ret
< 0) /* error */
220 return vsc82x4_config_autocross_enable(phydev
);
223 return genphy_config_aneg(phydev
);
227 static struct phy_driver vsc82xx_driver
[] = {
229 .phy_id
= PHY_ID_VSC8234
,
230 .name
= "Vitesse VSC8234",
231 .phy_id_mask
= 0x000ffff0,
232 .features
= PHY_GBIT_FEATURES
,
233 .flags
= PHY_HAS_INTERRUPT
,
234 .config_init
= &vsc824x_config_init
,
235 .config_aneg
= &vsc82x4_config_aneg
,
236 .read_status
= &genphy_read_status
,
237 .ack_interrupt
= &vsc824x_ack_interrupt
,
238 .config_intr
= &vsc82xx_config_intr
,
240 .phy_id
= PHY_ID_VSC8244
,
241 .name
= "Vitesse VSC8244",
242 .phy_id_mask
= 0x000fffc0,
243 .features
= PHY_GBIT_FEATURES
,
244 .flags
= PHY_HAS_INTERRUPT
,
245 .config_init
= &vsc824x_config_init
,
246 .config_aneg
= &vsc82x4_config_aneg
,
247 .read_status
= &genphy_read_status
,
248 .ack_interrupt
= &vsc824x_ack_interrupt
,
249 .config_intr
= &vsc82xx_config_intr
,
251 .phy_id
= PHY_ID_VSC8514
,
252 .name
= "Vitesse VSC8514",
253 .phy_id_mask
= 0x000ffff0,
254 .features
= PHY_GBIT_FEATURES
,
255 .flags
= PHY_HAS_INTERRUPT
,
256 .config_init
= &vsc824x_config_init
,
257 .config_aneg
= &vsc82x4_config_aneg
,
258 .read_status
= &genphy_read_status
,
259 .ack_interrupt
= &vsc824x_ack_interrupt
,
260 .config_intr
= &vsc82xx_config_intr
,
262 .phy_id
= PHY_ID_VSC8574
,
263 .name
= "Vitesse VSC8574",
264 .phy_id_mask
= 0x000ffff0,
265 .features
= PHY_GBIT_FEATURES
,
266 .flags
= PHY_HAS_INTERRUPT
,
267 .config_init
= &vsc824x_config_init
,
268 .config_aneg
= &vsc82x4_config_aneg
,
269 .read_status
= &genphy_read_status
,
270 .ack_interrupt
= &vsc824x_ack_interrupt
,
271 .config_intr
= &vsc82xx_config_intr
,
273 .phy_id
= PHY_ID_VSC8601
,
274 .name
= "Vitesse VSC8601",
275 .phy_id_mask
= 0x000ffff0,
276 .features
= PHY_GBIT_FEATURES
,
277 .flags
= PHY_HAS_INTERRUPT
,
278 .config_init
= &genphy_config_init
,
279 .config_aneg
= &genphy_config_aneg
,
280 .read_status
= &genphy_read_status
,
281 .ack_interrupt
= &vsc824x_ack_interrupt
,
282 .config_intr
= &vsc82xx_config_intr
,
284 .phy_id
= PHY_ID_VSC8662
,
285 .name
= "Vitesse VSC8662",
286 .phy_id_mask
= 0x000ffff0,
287 .features
= PHY_GBIT_FEATURES
,
288 .flags
= PHY_HAS_INTERRUPT
,
289 .config_init
= &vsc824x_config_init
,
290 .config_aneg
= &vsc82x4_config_aneg
,
291 .read_status
= &genphy_read_status
,
292 .ack_interrupt
= &vsc824x_ack_interrupt
,
293 .config_intr
= &vsc82xx_config_intr
,
296 .phy_id
= PHY_ID_VSC8221
,
297 .phy_id_mask
= 0x000ffff0,
298 .name
= "Vitesse VSC8221",
299 .features
= PHY_GBIT_FEATURES
,
300 .flags
= PHY_HAS_INTERRUPT
,
301 .config_init
= &vsc8221_config_init
,
302 .config_aneg
= &genphy_config_aneg
,
303 .read_status
= &genphy_read_status
,
304 .ack_interrupt
= &vsc824x_ack_interrupt
,
305 .config_intr
= &vsc82xx_config_intr
,
308 .phy_id
= PHY_ID_VSC8211
,
309 .phy_id_mask
= 0x000ffff0,
310 .name
= "Vitesse VSC8211",
311 .features
= PHY_GBIT_FEATURES
,
312 .flags
= PHY_HAS_INTERRUPT
,
313 .config_init
= &vsc8221_config_init
,
314 .config_aneg
= &genphy_config_aneg
,
315 .read_status
= &genphy_read_status
,
316 .ack_interrupt
= &vsc824x_ack_interrupt
,
317 .config_intr
= &vsc82xx_config_intr
,
320 module_phy_driver(vsc82xx_driver
);
322 static struct mdio_device_id __maybe_unused vitesse_tbl
[] = {
323 { PHY_ID_VSC8234
, 0x000ffff0 },
324 { PHY_ID_VSC8244
, 0x000fffc0 },
325 { PHY_ID_VSC8514
, 0x000ffff0 },
326 { PHY_ID_VSC8574
, 0x000ffff0 },
327 { PHY_ID_VSC8662
, 0x000ffff0 },
328 { PHY_ID_VSC8221
, 0x000ffff0 },
329 { PHY_ID_VSC8211
, 0x000ffff0 },
333 MODULE_DEVICE_TABLE(mdio
, vitesse_tbl
);