Linux 3.11-rc3
[cris-mirror.git] / arch / arm / mm / context.c
blobb55b1015724b56931c57ad7b2920d760b80529e8
1 /*
2 * linux/arch/arm/mm/context.c
4 * Copyright (C) 2002-2003 Deep Blue Solutions Ltd, all rights reserved.
5 * Copyright (C) 2012 ARM Limited
7 * Author: Will Deacon <will.deacon@arm.com>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
13 #include <linux/init.h>
14 #include <linux/sched.h>
15 #include <linux/mm.h>
16 #include <linux/smp.h>
17 #include <linux/percpu.h>
19 #include <asm/mmu_context.h>
20 #include <asm/smp_plat.h>
21 #include <asm/thread_notify.h>
22 #include <asm/tlbflush.h>
23 #include <asm/proc-fns.h>
26 * On ARMv6, we have the following structure in the Context ID:
28 * 31 7 0
29 * +-------------------------+-----------+
30 * | process ID | ASID |
31 * +-------------------------+-----------+
32 * | context ID |
33 * +-------------------------------------+
35 * The ASID is used to tag entries in the CPU caches and TLBs.
36 * The context ID is used by debuggers and trace logic, and
37 * should be unique within all running processes.
39 * In big endian operation, the two 32 bit words are swapped if accesed by
40 * non 64-bit operations.
42 #define ASID_FIRST_VERSION (1ULL << ASID_BITS)
43 #define NUM_USER_ASIDS ASID_FIRST_VERSION
45 static DEFINE_RAW_SPINLOCK(cpu_asid_lock);
46 static atomic64_t asid_generation = ATOMIC64_INIT(ASID_FIRST_VERSION);
47 static DECLARE_BITMAP(asid_map, NUM_USER_ASIDS);
49 static DEFINE_PER_CPU(atomic64_t, active_asids);
50 static DEFINE_PER_CPU(u64, reserved_asids);
51 static cpumask_t tlb_flush_pending;
53 #ifdef CONFIG_ARM_ERRATA_798181
54 void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
55 cpumask_t *mask)
57 int cpu;
58 unsigned long flags;
59 u64 context_id, asid;
61 raw_spin_lock_irqsave(&cpu_asid_lock, flags);
62 context_id = mm->context.id.counter;
63 for_each_online_cpu(cpu) {
64 if (cpu == this_cpu)
65 continue;
67 * We only need to send an IPI if the other CPUs are
68 * running the same ASID as the one being invalidated.
70 asid = per_cpu(active_asids, cpu).counter;
71 if (asid == 0)
72 asid = per_cpu(reserved_asids, cpu);
73 if (context_id == asid)
74 cpumask_set_cpu(cpu, mask);
76 raw_spin_unlock_irqrestore(&cpu_asid_lock, flags);
78 #endif
80 #ifdef CONFIG_ARM_LPAE
81 static void cpu_set_reserved_ttbr0(void)
84 * Set TTBR0 to swapper_pg_dir which contains only global entries. The
85 * ASID is set to 0.
87 cpu_set_ttbr(0, __pa(swapper_pg_dir));
88 isb();
90 #else
91 static void cpu_set_reserved_ttbr0(void)
93 u32 ttb;
94 /* Copy TTBR1 into TTBR0 */
95 asm volatile(
96 " mrc p15, 0, %0, c2, c0, 1 @ read TTBR1\n"
97 " mcr p15, 0, %0, c2, c0, 0 @ set TTBR0\n"
98 : "=r" (ttb));
99 isb();
101 #endif
103 #ifdef CONFIG_PID_IN_CONTEXTIDR
104 static int contextidr_notifier(struct notifier_block *unused, unsigned long cmd,
105 void *t)
107 u32 contextidr;
108 pid_t pid;
109 struct thread_info *thread = t;
111 if (cmd != THREAD_NOTIFY_SWITCH)
112 return NOTIFY_DONE;
114 pid = task_pid_nr(thread->task) << ASID_BITS;
115 asm volatile(
116 " mrc p15, 0, %0, c13, c0, 1\n"
117 " and %0, %0, %2\n"
118 " orr %0, %0, %1\n"
119 " mcr p15, 0, %0, c13, c0, 1\n"
120 : "=r" (contextidr), "+r" (pid)
121 : "I" (~ASID_MASK));
122 isb();
124 return NOTIFY_OK;
127 static struct notifier_block contextidr_notifier_block = {
128 .notifier_call = contextidr_notifier,
131 static int __init contextidr_notifier_init(void)
133 return thread_register_notifier(&contextidr_notifier_block);
135 arch_initcall(contextidr_notifier_init);
136 #endif
138 static void flush_context(unsigned int cpu)
140 int i;
141 u64 asid;
143 /* Update the list of reserved ASIDs and the ASID bitmap. */
144 bitmap_clear(asid_map, 0, NUM_USER_ASIDS);
145 for_each_possible_cpu(i) {
146 if (i == cpu) {
147 asid = 0;
148 } else {
149 asid = atomic64_xchg(&per_cpu(active_asids, i), 0);
151 * If this CPU has already been through a
152 * rollover, but hasn't run another task in
153 * the meantime, we must preserve its reserved
154 * ASID, as this is the only trace we have of
155 * the process it is still running.
157 if (asid == 0)
158 asid = per_cpu(reserved_asids, i);
159 __set_bit(asid & ~ASID_MASK, asid_map);
161 per_cpu(reserved_asids, i) = asid;
164 /* Queue a TLB invalidate and flush the I-cache if necessary. */
165 if (!tlb_ops_need_broadcast())
166 cpumask_set_cpu(cpu, &tlb_flush_pending);
167 else
168 cpumask_setall(&tlb_flush_pending);
170 if (icache_is_vivt_asid_tagged())
171 __flush_icache_all();
174 static int is_reserved_asid(u64 asid)
176 int cpu;
177 for_each_possible_cpu(cpu)
178 if (per_cpu(reserved_asids, cpu) == asid)
179 return 1;
180 return 0;
183 static u64 new_context(struct mm_struct *mm, unsigned int cpu)
185 u64 asid = atomic64_read(&mm->context.id);
186 u64 generation = atomic64_read(&asid_generation);
188 if (asid != 0 && is_reserved_asid(asid)) {
190 * Our current ASID was active during a rollover, we can
191 * continue to use it and this was just a false alarm.
193 asid = generation | (asid & ~ASID_MASK);
194 } else {
196 * Allocate a free ASID. If we can't find one, take a
197 * note of the currently active ASIDs and mark the TLBs
198 * as requiring flushes. We always count from ASID #1,
199 * as we reserve ASID #0 to switch via TTBR0 and indicate
200 * rollover events.
202 asid = find_next_zero_bit(asid_map, NUM_USER_ASIDS, 1);
203 if (asid == NUM_USER_ASIDS) {
204 generation = atomic64_add_return(ASID_FIRST_VERSION,
205 &asid_generation);
206 flush_context(cpu);
207 asid = find_next_zero_bit(asid_map, NUM_USER_ASIDS, 1);
209 __set_bit(asid, asid_map);
210 asid |= generation;
211 cpumask_clear(mm_cpumask(mm));
214 return asid;
217 void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk)
219 unsigned long flags;
220 unsigned int cpu = smp_processor_id();
221 u64 asid;
223 if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq))
224 __check_vmalloc_seq(mm);
227 * Required during context switch to avoid speculative page table
228 * walking with the wrong TTBR.
230 cpu_set_reserved_ttbr0();
232 asid = atomic64_read(&mm->context.id);
233 if (!((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS)
234 && atomic64_xchg(&per_cpu(active_asids, cpu), asid))
235 goto switch_mm_fastpath;
237 raw_spin_lock_irqsave(&cpu_asid_lock, flags);
238 /* Check that our ASID belongs to the current generation. */
239 asid = atomic64_read(&mm->context.id);
240 if ((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS) {
241 asid = new_context(mm, cpu);
242 atomic64_set(&mm->context.id, asid);
245 if (cpumask_test_and_clear_cpu(cpu, &tlb_flush_pending)) {
246 local_flush_bp_all();
247 local_flush_tlb_all();
248 dummy_flush_tlb_a15_erratum();
251 atomic64_set(&per_cpu(active_asids, cpu), asid);
252 cpumask_set_cpu(cpu, mm_cpumask(mm));
253 raw_spin_unlock_irqrestore(&cpu_asid_lock, flags);
255 switch_mm_fastpath:
256 cpu_switch_mm(mm->pgd, mm);