1 /*******************************************************************************
3 Intel 10 Gigabit PCI Express Linux driver
4 Copyright(c) 1999 - 2013 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
28 #include <linux/pci.h>
29 #include <linux/delay.h>
30 #include <linux/sched.h>
33 #include "ixgbe_phy.h"
35 #define IXGBE_82598_MAX_TX_QUEUES 32
36 #define IXGBE_82598_MAX_RX_QUEUES 64
37 #define IXGBE_82598_RAR_ENTRIES 16
38 #define IXGBE_82598_MC_TBL_SIZE 128
39 #define IXGBE_82598_VFT_TBL_SIZE 128
40 #define IXGBE_82598_RX_PB_SIZE 512
42 static s32
ixgbe_setup_copper_link_82598(struct ixgbe_hw
*hw
,
43 ixgbe_link_speed speed
,
44 bool autoneg_wait_to_complete
);
45 static s32
ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw
*hw
, u8 byte_offset
,
49 * ixgbe_set_pcie_completion_timeout - set pci-e completion timeout
50 * @hw: pointer to the HW structure
52 * The defaults for 82598 should be in the range of 50us to 50ms,
53 * however the hardware default for these parts is 500us to 1ms which is less
54 * than the 10ms recommended by the pci-e spec. To address this we need to
55 * increase the value to either 10ms to 250ms for capability version 1 config,
56 * or 16ms to 55ms for version 2.
58 static void ixgbe_set_pcie_completion_timeout(struct ixgbe_hw
*hw
)
60 struct ixgbe_adapter
*adapter
= hw
->back
;
61 u32 gcr
= IXGBE_READ_REG(hw
, IXGBE_GCR
);
64 /* only take action if timeout value is defaulted to 0 */
65 if (gcr
& IXGBE_GCR_CMPL_TMOUT_MASK
)
69 * if capababilities version is type 1 we can write the
70 * timeout of 10ms to 250ms through the GCR register
72 if (!(gcr
& IXGBE_GCR_CAP_VER2
)) {
73 gcr
|= IXGBE_GCR_CMPL_TMOUT_10ms
;
78 * for version 2 capabilities we need to write the config space
79 * directly in order to set the completion timeout value for
82 pci_read_config_word(adapter
->pdev
,
83 IXGBE_PCI_DEVICE_CONTROL2
, &pcie_devctl2
);
84 pcie_devctl2
|= IXGBE_PCI_DEVICE_CONTROL2_16ms
;
85 pci_write_config_word(adapter
->pdev
,
86 IXGBE_PCI_DEVICE_CONTROL2
, pcie_devctl2
);
88 /* disable completion timeout resend */
89 gcr
&= ~IXGBE_GCR_CMPL_TMOUT_RESEND
;
90 IXGBE_WRITE_REG(hw
, IXGBE_GCR
, gcr
);
93 static s32
ixgbe_get_invariants_82598(struct ixgbe_hw
*hw
)
95 struct ixgbe_mac_info
*mac
= &hw
->mac
;
97 /* Call PHY identify routine to get the phy type */
98 ixgbe_identify_phy_generic(hw
);
100 mac
->mcft_size
= IXGBE_82598_MC_TBL_SIZE
;
101 mac
->vft_size
= IXGBE_82598_VFT_TBL_SIZE
;
102 mac
->num_rar_entries
= IXGBE_82598_RAR_ENTRIES
;
103 mac
->max_rx_queues
= IXGBE_82598_MAX_RX_QUEUES
;
104 mac
->max_tx_queues
= IXGBE_82598_MAX_TX_QUEUES
;
105 mac
->max_msix_vectors
= ixgbe_get_pcie_msix_count_generic(hw
);
111 * ixgbe_init_phy_ops_82598 - PHY/SFP specific init
112 * @hw: pointer to hardware structure
114 * Initialize any function pointers that were not able to be
115 * set during get_invariants because the PHY/SFP type was
116 * not known. Perform the SFP init if necessary.
119 static s32
ixgbe_init_phy_ops_82598(struct ixgbe_hw
*hw
)
121 struct ixgbe_mac_info
*mac
= &hw
->mac
;
122 struct ixgbe_phy_info
*phy
= &hw
->phy
;
124 u16 list_offset
, data_offset
;
126 /* Identify the PHY */
127 phy
->ops
.identify(hw
);
129 /* Overwrite the link function pointers if copper PHY */
130 if (mac
->ops
.get_media_type(hw
) == ixgbe_media_type_copper
) {
131 mac
->ops
.setup_link
= &ixgbe_setup_copper_link_82598
;
132 mac
->ops
.get_link_capabilities
=
133 &ixgbe_get_copper_link_capabilities_generic
;
136 switch (hw
->phy
.type
) {
138 phy
->ops
.setup_link
= &ixgbe_setup_phy_link_tnx
;
139 phy
->ops
.check_link
= &ixgbe_check_phy_link_tnx
;
140 phy
->ops
.get_firmware_version
=
141 &ixgbe_get_phy_firmware_version_tnx
;
144 phy
->ops
.reset
= &ixgbe_reset_phy_nl
;
146 /* Call SFP+ identify routine to get the SFP+ module type */
147 ret_val
= phy
->ops
.identify_sfp(hw
);
150 else if (hw
->phy
.sfp_type
== ixgbe_sfp_type_unknown
) {
151 ret_val
= IXGBE_ERR_SFP_NOT_SUPPORTED
;
155 /* Check to see if SFP+ module is supported */
156 ret_val
= ixgbe_get_sfp_init_sequence_offsets(hw
,
160 ret_val
= IXGBE_ERR_SFP_NOT_SUPPORTED
;
173 * ixgbe_start_hw_82598 - Prepare hardware for Tx/Rx
174 * @hw: pointer to hardware structure
176 * Starts the hardware using the generic start_hw function.
177 * Disables relaxed ordering Then set pcie completion timeout
180 static s32
ixgbe_start_hw_82598(struct ixgbe_hw
*hw
)
186 ret_val
= ixgbe_start_hw_generic(hw
);
188 /* Disable relaxed ordering */
189 for (i
= 0; ((i
< hw
->mac
.max_tx_queues
) &&
190 (i
< IXGBE_DCA_MAX_QUEUES_82598
)); i
++) {
191 regval
= IXGBE_READ_REG(hw
, IXGBE_DCA_TXCTRL(i
));
192 regval
&= ~IXGBE_DCA_TXCTRL_DESC_WRO_EN
;
193 IXGBE_WRITE_REG(hw
, IXGBE_DCA_TXCTRL(i
), regval
);
196 for (i
= 0; ((i
< hw
->mac
.max_rx_queues
) &&
197 (i
< IXGBE_DCA_MAX_QUEUES_82598
)); i
++) {
198 regval
= IXGBE_READ_REG(hw
, IXGBE_DCA_RXCTRL(i
));
199 regval
&= ~(IXGBE_DCA_RXCTRL_DATA_WRO_EN
|
200 IXGBE_DCA_RXCTRL_HEAD_WRO_EN
);
201 IXGBE_WRITE_REG(hw
, IXGBE_DCA_RXCTRL(i
), regval
);
204 hw
->mac
.rx_pb_size
= IXGBE_82598_RX_PB_SIZE
;
206 /* set the completion timeout for interface */
208 ixgbe_set_pcie_completion_timeout(hw
);
214 * ixgbe_get_link_capabilities_82598 - Determines link capabilities
215 * @hw: pointer to hardware structure
216 * @speed: pointer to link speed
217 * @autoneg: boolean auto-negotiation value
219 * Determines the link capabilities by reading the AUTOC register.
221 static s32
ixgbe_get_link_capabilities_82598(struct ixgbe_hw
*hw
,
222 ixgbe_link_speed
*speed
,
229 * Determine link capabilities based on the stored value of AUTOC,
230 * which represents EEPROM defaults. If AUTOC value has not been
231 * stored, use the current register value.
233 if (hw
->mac
.orig_link_settings_stored
)
234 autoc
= hw
->mac
.orig_autoc
;
236 autoc
= IXGBE_READ_REG(hw
, IXGBE_AUTOC
);
238 switch (autoc
& IXGBE_AUTOC_LMS_MASK
) {
239 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN
:
240 *speed
= IXGBE_LINK_SPEED_1GB_FULL
;
244 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN
:
245 *speed
= IXGBE_LINK_SPEED_10GB_FULL
;
249 case IXGBE_AUTOC_LMS_1G_AN
:
250 *speed
= IXGBE_LINK_SPEED_1GB_FULL
;
254 case IXGBE_AUTOC_LMS_KX4_AN
:
255 case IXGBE_AUTOC_LMS_KX4_AN_1G_AN
:
256 *speed
= IXGBE_LINK_SPEED_UNKNOWN
;
257 if (autoc
& IXGBE_AUTOC_KX4_SUPP
)
258 *speed
|= IXGBE_LINK_SPEED_10GB_FULL
;
259 if (autoc
& IXGBE_AUTOC_KX_SUPP
)
260 *speed
|= IXGBE_LINK_SPEED_1GB_FULL
;
265 status
= IXGBE_ERR_LINK_SETUP
;
273 * ixgbe_get_media_type_82598 - Determines media type
274 * @hw: pointer to hardware structure
276 * Returns the media type (fiber, copper, backplane)
278 static enum ixgbe_media_type
ixgbe_get_media_type_82598(struct ixgbe_hw
*hw
)
280 enum ixgbe_media_type media_type
;
282 /* Detect if there is a copper PHY attached. */
283 switch (hw
->phy
.type
) {
284 case ixgbe_phy_cu_unknown
:
286 media_type
= ixgbe_media_type_copper
;
292 /* Media type for I82598 is based on device ID */
293 switch (hw
->device_id
) {
294 case IXGBE_DEV_ID_82598
:
295 case IXGBE_DEV_ID_82598_BX
:
296 /* Default device ID is mezzanine card KX/KX4 */
297 media_type
= ixgbe_media_type_backplane
;
299 case IXGBE_DEV_ID_82598AF_DUAL_PORT
:
300 case IXGBE_DEV_ID_82598AF_SINGLE_PORT
:
301 case IXGBE_DEV_ID_82598_DA_DUAL_PORT
:
302 case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM
:
303 case IXGBE_DEV_ID_82598EB_XF_LR
:
304 case IXGBE_DEV_ID_82598EB_SFP_LOM
:
305 media_type
= ixgbe_media_type_fiber
;
307 case IXGBE_DEV_ID_82598EB_CX4
:
308 case IXGBE_DEV_ID_82598_CX4_DUAL_PORT
:
309 media_type
= ixgbe_media_type_cx4
;
311 case IXGBE_DEV_ID_82598AT
:
312 case IXGBE_DEV_ID_82598AT2
:
313 media_type
= ixgbe_media_type_copper
;
316 media_type
= ixgbe_media_type_unknown
;
324 * ixgbe_fc_enable_82598 - Enable flow control
325 * @hw: pointer to hardware structure
327 * Enable flow control according to the current settings.
329 static s32
ixgbe_fc_enable_82598(struct ixgbe_hw
*hw
)
341 * Validate the water mark configuration for packet buffer 0. Zero
342 * water marks indicate that the packet buffer was not configured
343 * and the watermarks for packet buffer 0 should always be configured.
345 if (!hw
->fc
.low_water
||
346 !hw
->fc
.high_water
[0] ||
347 !hw
->fc
.pause_time
) {
348 hw_dbg(hw
, "Invalid water mark configuration\n");
349 ret_val
= IXGBE_ERR_INVALID_LINK_SETTINGS
;
354 * On 82598 having Rx FC on causes resets while doing 1G
355 * so if it's on turn it off once we know link_speed. For
356 * more details see 82598 Specification update.
358 hw
->mac
.ops
.check_link(hw
, &link_speed
, &link_up
, false);
359 if (link_up
&& link_speed
== IXGBE_LINK_SPEED_1GB_FULL
) {
360 switch (hw
->fc
.requested_mode
) {
362 hw
->fc
.requested_mode
= ixgbe_fc_tx_pause
;
364 case ixgbe_fc_rx_pause
:
365 hw
->fc
.requested_mode
= ixgbe_fc_none
;
373 /* Negotiate the fc mode to use */
374 ixgbe_fc_autoneg(hw
);
376 /* Disable any previous flow control settings */
377 fctrl_reg
= IXGBE_READ_REG(hw
, IXGBE_FCTRL
);
378 fctrl_reg
&= ~(IXGBE_FCTRL_RFCE
| IXGBE_FCTRL_RPFCE
);
380 rmcs_reg
= IXGBE_READ_REG(hw
, IXGBE_RMCS
);
381 rmcs_reg
&= ~(IXGBE_RMCS_TFCE_PRIORITY
| IXGBE_RMCS_TFCE_802_3X
);
384 * The possible values of fc.current_mode are:
385 * 0: Flow control is completely disabled
386 * 1: Rx flow control is enabled (we can receive pause frames,
387 * but not send pause frames).
388 * 2: Tx flow control is enabled (we can send pause frames but
389 * we do not support receiving pause frames).
390 * 3: Both Rx and Tx flow control (symmetric) are enabled.
393 switch (hw
->fc
.current_mode
) {
396 * Flow control is disabled by software override or autoneg.
397 * The code below will actually disable it in the HW.
400 case ixgbe_fc_rx_pause
:
402 * Rx Flow control is enabled and Tx Flow control is
403 * disabled by software override. Since there really
404 * isn't a way to advertise that we are capable of RX
405 * Pause ONLY, we will advertise that we support both
406 * symmetric and asymmetric Rx PAUSE. Later, we will
407 * disable the adapter's ability to send PAUSE frames.
409 fctrl_reg
|= IXGBE_FCTRL_RFCE
;
411 case ixgbe_fc_tx_pause
:
413 * Tx Flow control is enabled, and Rx Flow control is
414 * disabled by software override.
416 rmcs_reg
|= IXGBE_RMCS_TFCE_802_3X
;
419 /* Flow control (both Rx and Tx) is enabled by SW override. */
420 fctrl_reg
|= IXGBE_FCTRL_RFCE
;
421 rmcs_reg
|= IXGBE_RMCS_TFCE_802_3X
;
424 hw_dbg(hw
, "Flow control param set incorrectly\n");
425 ret_val
= IXGBE_ERR_CONFIG
;
430 /* Set 802.3x based flow control settings. */
431 fctrl_reg
|= IXGBE_FCTRL_DPF
;
432 IXGBE_WRITE_REG(hw
, IXGBE_FCTRL
, fctrl_reg
);
433 IXGBE_WRITE_REG(hw
, IXGBE_RMCS
, rmcs_reg
);
435 fcrtl
= (hw
->fc
.low_water
<< 10) | IXGBE_FCRTL_XONE
;
437 /* Set up and enable Rx high/low water mark thresholds, enable XON. */
438 for (i
= 0; i
< MAX_TRAFFIC_CLASS
; i
++) {
439 if ((hw
->fc
.current_mode
& ixgbe_fc_tx_pause
) &&
440 hw
->fc
.high_water
[i
]) {
441 fcrth
= (hw
->fc
.high_water
[i
] << 10) | IXGBE_FCRTH_FCEN
;
442 IXGBE_WRITE_REG(hw
, IXGBE_FCRTL(i
), fcrtl
);
443 IXGBE_WRITE_REG(hw
, IXGBE_FCRTH(i
), fcrth
);
445 IXGBE_WRITE_REG(hw
, IXGBE_FCRTL(i
), 0);
446 IXGBE_WRITE_REG(hw
, IXGBE_FCRTH(i
), 0);
451 /* Configure pause time (2 TCs per register) */
452 reg
= hw
->fc
.pause_time
* 0x00010001;
453 for (i
= 0; i
< (MAX_TRAFFIC_CLASS
/ 2); i
++)
454 IXGBE_WRITE_REG(hw
, IXGBE_FCTTV(i
), reg
);
456 /* Configure flow control refresh threshold value */
457 IXGBE_WRITE_REG(hw
, IXGBE_FCRTV
, hw
->fc
.pause_time
/ 2);
464 * ixgbe_start_mac_link_82598 - Configures MAC link settings
465 * @hw: pointer to hardware structure
467 * Configures link settings based on values in the ixgbe_hw struct.
468 * Restarts the link. Performs autonegotiation if needed.
470 static s32
ixgbe_start_mac_link_82598(struct ixgbe_hw
*hw
,
471 bool autoneg_wait_to_complete
)
479 autoc_reg
= IXGBE_READ_REG(hw
, IXGBE_AUTOC
);
480 autoc_reg
|= IXGBE_AUTOC_AN_RESTART
;
481 IXGBE_WRITE_REG(hw
, IXGBE_AUTOC
, autoc_reg
);
483 /* Only poll for autoneg to complete if specified to do so */
484 if (autoneg_wait_to_complete
) {
485 if ((autoc_reg
& IXGBE_AUTOC_LMS_MASK
) ==
486 IXGBE_AUTOC_LMS_KX4_AN
||
487 (autoc_reg
& IXGBE_AUTOC_LMS_MASK
) ==
488 IXGBE_AUTOC_LMS_KX4_AN_1G_AN
) {
489 links_reg
= 0; /* Just in case Autoneg time = 0 */
490 for (i
= 0; i
< IXGBE_AUTO_NEG_TIME
; i
++) {
491 links_reg
= IXGBE_READ_REG(hw
, IXGBE_LINKS
);
492 if (links_reg
& IXGBE_LINKS_KX_AN_COMP
)
496 if (!(links_reg
& IXGBE_LINKS_KX_AN_COMP
)) {
497 status
= IXGBE_ERR_AUTONEG_NOT_COMPLETE
;
498 hw_dbg(hw
, "Autonegotiation did not complete.\n");
503 /* Add delay to filter out noises during initial link setup */
510 * ixgbe_validate_link_ready - Function looks for phy link
511 * @hw: pointer to hardware structure
513 * Function indicates success when phy link is available. If phy is not ready
514 * within 5 seconds of MAC indicating link, the function returns error.
516 static s32
ixgbe_validate_link_ready(struct ixgbe_hw
*hw
)
521 if (hw
->device_id
!= IXGBE_DEV_ID_82598AT2
)
525 timeout
< IXGBE_VALIDATE_LINK_READY_TIMEOUT
; timeout
++) {
526 hw
->phy
.ops
.read_reg(hw
, MDIO_STAT1
, MDIO_MMD_AN
, &an_reg
);
528 if ((an_reg
& MDIO_AN_STAT1_COMPLETE
) &&
529 (an_reg
& MDIO_STAT1_LSTATUS
))
535 if (timeout
== IXGBE_VALIDATE_LINK_READY_TIMEOUT
) {
536 hw_dbg(hw
, "Link was indicated but link is down\n");
537 return IXGBE_ERR_LINK_SETUP
;
544 * ixgbe_check_mac_link_82598 - Get link/speed status
545 * @hw: pointer to hardware structure
546 * @speed: pointer to link speed
547 * @link_up: true is link is up, false otherwise
548 * @link_up_wait_to_complete: bool used to wait for link up or not
550 * Reads the links register to determine if link is up and the current speed
552 static s32
ixgbe_check_mac_link_82598(struct ixgbe_hw
*hw
,
553 ixgbe_link_speed
*speed
, bool *link_up
,
554 bool link_up_wait_to_complete
)
558 u16 link_reg
, adapt_comp_reg
;
561 * SERDES PHY requires us to read link status from register 0xC79F.
562 * Bit 0 set indicates link is up/ready; clear indicates link down.
563 * 0xC00C is read to check that the XAUI lanes are active. Bit 0
564 * clear indicates active; set indicates inactive.
566 if (hw
->phy
.type
== ixgbe_phy_nl
) {
567 hw
->phy
.ops
.read_reg(hw
, 0xC79F, MDIO_MMD_PMAPMD
, &link_reg
);
568 hw
->phy
.ops
.read_reg(hw
, 0xC79F, MDIO_MMD_PMAPMD
, &link_reg
);
569 hw
->phy
.ops
.read_reg(hw
, 0xC00C, MDIO_MMD_PMAPMD
,
571 if (link_up_wait_to_complete
) {
572 for (i
= 0; i
< IXGBE_LINK_UP_TIME
; i
++) {
573 if ((link_reg
& 1) &&
574 ((adapt_comp_reg
& 1) == 0)) {
581 hw
->phy
.ops
.read_reg(hw
, 0xC79F,
584 hw
->phy
.ops
.read_reg(hw
, 0xC00C,
589 if ((link_reg
& 1) && ((adapt_comp_reg
& 1) == 0))
599 links_reg
= IXGBE_READ_REG(hw
, IXGBE_LINKS
);
600 if (link_up_wait_to_complete
) {
601 for (i
= 0; i
< IXGBE_LINK_UP_TIME
; i
++) {
602 if (links_reg
& IXGBE_LINKS_UP
) {
609 links_reg
= IXGBE_READ_REG(hw
, IXGBE_LINKS
);
612 if (links_reg
& IXGBE_LINKS_UP
)
618 if (links_reg
& IXGBE_LINKS_SPEED
)
619 *speed
= IXGBE_LINK_SPEED_10GB_FULL
;
621 *speed
= IXGBE_LINK_SPEED_1GB_FULL
;
623 if ((hw
->device_id
== IXGBE_DEV_ID_82598AT2
) && *link_up
&&
624 (ixgbe_validate_link_ready(hw
) != 0))
632 * ixgbe_setup_mac_link_82598 - Set MAC link speed
633 * @hw: pointer to hardware structure
634 * @speed: new link speed
635 * @autoneg_wait_to_complete: true when waiting for completion is needed
637 * Set the link speed in the AUTOC register and restarts link.
639 static s32
ixgbe_setup_mac_link_82598(struct ixgbe_hw
*hw
,
640 ixgbe_link_speed speed
,
641 bool autoneg_wait_to_complete
)
643 bool autoneg
= false;
645 ixgbe_link_speed link_capabilities
= IXGBE_LINK_SPEED_UNKNOWN
;
646 u32 curr_autoc
= IXGBE_READ_REG(hw
, IXGBE_AUTOC
);
647 u32 autoc
= curr_autoc
;
648 u32 link_mode
= autoc
& IXGBE_AUTOC_LMS_MASK
;
650 /* Check to see if speed passed in is supported. */
651 ixgbe_get_link_capabilities_82598(hw
, &link_capabilities
, &autoneg
);
652 speed
&= link_capabilities
;
654 if (speed
== IXGBE_LINK_SPEED_UNKNOWN
)
655 status
= IXGBE_ERR_LINK_SETUP
;
657 /* Set KX4/KX support according to speed requested */
658 else if (link_mode
== IXGBE_AUTOC_LMS_KX4_AN
||
659 link_mode
== IXGBE_AUTOC_LMS_KX4_AN_1G_AN
) {
660 autoc
&= ~IXGBE_AUTOC_KX4_KX_SUPP_MASK
;
661 if (speed
& IXGBE_LINK_SPEED_10GB_FULL
)
662 autoc
|= IXGBE_AUTOC_KX4_SUPP
;
663 if (speed
& IXGBE_LINK_SPEED_1GB_FULL
)
664 autoc
|= IXGBE_AUTOC_KX_SUPP
;
665 if (autoc
!= curr_autoc
)
666 IXGBE_WRITE_REG(hw
, IXGBE_AUTOC
, autoc
);
671 * Setup and restart the link based on the new values in
672 * ixgbe_hw This will write the AUTOC register based on the new
675 status
= ixgbe_start_mac_link_82598(hw
,
676 autoneg_wait_to_complete
);
684 * ixgbe_setup_copper_link_82598 - Set the PHY autoneg advertised field
685 * @hw: pointer to hardware structure
686 * @speed: new link speed
687 * @autoneg_wait_to_complete: true if waiting is needed to complete
689 * Sets the link speed in the AUTOC register in the MAC and restarts link.
691 static s32
ixgbe_setup_copper_link_82598(struct ixgbe_hw
*hw
,
692 ixgbe_link_speed speed
,
693 bool autoneg_wait_to_complete
)
697 /* Setup the PHY according to input speed */
698 status
= hw
->phy
.ops
.setup_link_speed(hw
, speed
,
699 autoneg_wait_to_complete
);
701 ixgbe_start_mac_link_82598(hw
, autoneg_wait_to_complete
);
707 * ixgbe_reset_hw_82598 - Performs hardware reset
708 * @hw: pointer to hardware structure
710 * Resets the hardware by resetting the transmit and receive units, masks and
711 * clears all interrupts, performing a PHY reset, and performing a link (MAC)
714 static s32
ixgbe_reset_hw_82598(struct ixgbe_hw
*hw
)
724 /* Call adapter stop to disable tx/rx and clear interrupts */
725 status
= hw
->mac
.ops
.stop_adapter(hw
);
730 * Power up the Atlas Tx lanes if they are currently powered down.
731 * Atlas Tx lanes are powered down for MAC loopback tests, but
732 * they are not automatically restored on reset.
734 hw
->mac
.ops
.read_analog_reg8(hw
, IXGBE_ATLAS_PDN_LPBK
, &analog_val
);
735 if (analog_val
& IXGBE_ATLAS_PDN_TX_REG_EN
) {
736 /* Enable Tx Atlas so packets can be transmitted again */
737 hw
->mac
.ops
.read_analog_reg8(hw
, IXGBE_ATLAS_PDN_LPBK
,
739 analog_val
&= ~IXGBE_ATLAS_PDN_TX_REG_EN
;
740 hw
->mac
.ops
.write_analog_reg8(hw
, IXGBE_ATLAS_PDN_LPBK
,
743 hw
->mac
.ops
.read_analog_reg8(hw
, IXGBE_ATLAS_PDN_10G
,
745 analog_val
&= ~IXGBE_ATLAS_PDN_TX_10G_QL_ALL
;
746 hw
->mac
.ops
.write_analog_reg8(hw
, IXGBE_ATLAS_PDN_10G
,
749 hw
->mac
.ops
.read_analog_reg8(hw
, IXGBE_ATLAS_PDN_1G
,
751 analog_val
&= ~IXGBE_ATLAS_PDN_TX_1G_QL_ALL
;
752 hw
->mac
.ops
.write_analog_reg8(hw
, IXGBE_ATLAS_PDN_1G
,
755 hw
->mac
.ops
.read_analog_reg8(hw
, IXGBE_ATLAS_PDN_AN
,
757 analog_val
&= ~IXGBE_ATLAS_PDN_TX_AN_QL_ALL
;
758 hw
->mac
.ops
.write_analog_reg8(hw
, IXGBE_ATLAS_PDN_AN
,
763 if (hw
->phy
.reset_disable
== false) {
764 /* PHY ops must be identified and initialized prior to reset */
766 /* Init PHY and function pointers, perform SFP setup */
767 phy_status
= hw
->phy
.ops
.init(hw
);
768 if (phy_status
== IXGBE_ERR_SFP_NOT_SUPPORTED
)
770 if (phy_status
== IXGBE_ERR_SFP_NOT_PRESENT
)
773 hw
->phy
.ops
.reset(hw
);
778 * Issue global reset to the MAC. This needs to be a SW reset.
779 * If link reset is used, it might reset the MAC when mng is using it
781 ctrl
= IXGBE_READ_REG(hw
, IXGBE_CTRL
) | IXGBE_CTRL_RST
;
782 IXGBE_WRITE_REG(hw
, IXGBE_CTRL
, ctrl
);
783 IXGBE_WRITE_FLUSH(hw
);
785 /* Poll for reset bit to self-clear indicating reset is complete */
786 for (i
= 0; i
< 10; i
++) {
788 ctrl
= IXGBE_READ_REG(hw
, IXGBE_CTRL
);
789 if (!(ctrl
& IXGBE_CTRL_RST
))
792 if (ctrl
& IXGBE_CTRL_RST
) {
793 status
= IXGBE_ERR_RESET_FAILED
;
794 hw_dbg(hw
, "Reset polling failed to complete.\n");
800 * Double resets are required for recovery from certain error
801 * conditions. Between resets, it is necessary to stall to allow time
802 * for any pending HW events to complete.
804 if (hw
->mac
.flags
& IXGBE_FLAGS_DOUBLE_RESET_REQUIRED
) {
805 hw
->mac
.flags
&= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED
;
809 gheccr
= IXGBE_READ_REG(hw
, IXGBE_GHECCR
);
810 gheccr
&= ~((1 << 21) | (1 << 18) | (1 << 9) | (1 << 6));
811 IXGBE_WRITE_REG(hw
, IXGBE_GHECCR
, gheccr
);
814 * Store the original AUTOC value if it has not been
815 * stored off yet. Otherwise restore the stored original
816 * AUTOC value since the reset operation sets back to deaults.
818 autoc
= IXGBE_READ_REG(hw
, IXGBE_AUTOC
);
819 if (hw
->mac
.orig_link_settings_stored
== false) {
820 hw
->mac
.orig_autoc
= autoc
;
821 hw
->mac
.orig_link_settings_stored
= true;
822 } else if (autoc
!= hw
->mac
.orig_autoc
) {
823 IXGBE_WRITE_REG(hw
, IXGBE_AUTOC
, hw
->mac
.orig_autoc
);
826 /* Store the permanent mac address */
827 hw
->mac
.ops
.get_mac_addr(hw
, hw
->mac
.perm_addr
);
830 * Store MAC address from RAR0, clear receive address registers, and
831 * clear the multicast table
833 hw
->mac
.ops
.init_rx_addrs(hw
);
843 * ixgbe_set_vmdq_82598 - Associate a VMDq set index with a rx address
844 * @hw: pointer to hardware struct
845 * @rar: receive address register index to associate with a VMDq index
846 * @vmdq: VMDq set index
848 static s32
ixgbe_set_vmdq_82598(struct ixgbe_hw
*hw
, u32 rar
, u32 vmdq
)
851 u32 rar_entries
= hw
->mac
.num_rar_entries
;
853 /* Make sure we are using a valid rar index range */
854 if (rar
>= rar_entries
) {
855 hw_dbg(hw
, "RAR index %d is out of range.\n", rar
);
856 return IXGBE_ERR_INVALID_ARGUMENT
;
859 rar_high
= IXGBE_READ_REG(hw
, IXGBE_RAH(rar
));
860 rar_high
&= ~IXGBE_RAH_VIND_MASK
;
861 rar_high
|= ((vmdq
<< IXGBE_RAH_VIND_SHIFT
) & IXGBE_RAH_VIND_MASK
);
862 IXGBE_WRITE_REG(hw
, IXGBE_RAH(rar
), rar_high
);
867 * ixgbe_clear_vmdq_82598 - Disassociate a VMDq set index from an rx address
868 * @hw: pointer to hardware struct
869 * @rar: receive address register index to associate with a VMDq index
870 * @vmdq: VMDq clear index (not used in 82598, but elsewhere)
872 static s32
ixgbe_clear_vmdq_82598(struct ixgbe_hw
*hw
, u32 rar
, u32 vmdq
)
875 u32 rar_entries
= hw
->mac
.num_rar_entries
;
878 /* Make sure we are using a valid rar index range */
879 if (rar
>= rar_entries
) {
880 hw_dbg(hw
, "RAR index %d is out of range.\n", rar
);
881 return IXGBE_ERR_INVALID_ARGUMENT
;
884 rar_high
= IXGBE_READ_REG(hw
, IXGBE_RAH(rar
));
885 if (rar_high
& IXGBE_RAH_VIND_MASK
) {
886 rar_high
&= ~IXGBE_RAH_VIND_MASK
;
887 IXGBE_WRITE_REG(hw
, IXGBE_RAH(rar
), rar_high
);
894 * ixgbe_set_vfta_82598 - Set VLAN filter table
895 * @hw: pointer to hardware structure
896 * @vlan: VLAN id to write to VLAN filter
897 * @vind: VMDq output index that maps queue to VLAN id in VFTA
898 * @vlan_on: boolean flag to turn on/off VLAN in VFTA
900 * Turn on/off specified VLAN in the VLAN filter table.
902 static s32
ixgbe_set_vfta_82598(struct ixgbe_hw
*hw
, u32 vlan
, u32 vind
,
911 return IXGBE_ERR_PARAM
;
913 /* Determine 32-bit word position in array */
914 regindex
= (vlan
>> 5) & 0x7F; /* upper seven bits */
916 /* Determine the location of the (VMD) queue index */
917 vftabyte
= ((vlan
>> 3) & 0x03); /* bits (4:3) indicating byte array */
918 bitindex
= (vlan
& 0x7) << 2; /* lower 3 bits indicate nibble */
920 /* Set the nibble for VMD queue index */
921 bits
= IXGBE_READ_REG(hw
, IXGBE_VFTAVIND(vftabyte
, regindex
));
922 bits
&= (~(0x0F << bitindex
));
923 bits
|= (vind
<< bitindex
);
924 IXGBE_WRITE_REG(hw
, IXGBE_VFTAVIND(vftabyte
, regindex
), bits
);
926 /* Determine the location of the bit for this VLAN id */
927 bitindex
= vlan
& 0x1F; /* lower five bits */
929 bits
= IXGBE_READ_REG(hw
, IXGBE_VFTA(regindex
));
931 /* Turn on this VLAN id */
932 bits
|= (1 << bitindex
);
934 /* Turn off this VLAN id */
935 bits
&= ~(1 << bitindex
);
936 IXGBE_WRITE_REG(hw
, IXGBE_VFTA(regindex
), bits
);
942 * ixgbe_clear_vfta_82598 - Clear VLAN filter table
943 * @hw: pointer to hardware structure
945 * Clears the VLAN filer table, and the VMDq index associated with the filter
947 static s32
ixgbe_clear_vfta_82598(struct ixgbe_hw
*hw
)
952 for (offset
= 0; offset
< hw
->mac
.vft_size
; offset
++)
953 IXGBE_WRITE_REG(hw
, IXGBE_VFTA(offset
), 0);
955 for (vlanbyte
= 0; vlanbyte
< 4; vlanbyte
++)
956 for (offset
= 0; offset
< hw
->mac
.vft_size
; offset
++)
957 IXGBE_WRITE_REG(hw
, IXGBE_VFTAVIND(vlanbyte
, offset
),
964 * ixgbe_read_analog_reg8_82598 - Reads 8 bit Atlas analog register
965 * @hw: pointer to hardware structure
966 * @reg: analog register to read
969 * Performs read operation to Atlas analog register specified.
971 static s32
ixgbe_read_analog_reg8_82598(struct ixgbe_hw
*hw
, u32 reg
, u8
*val
)
975 IXGBE_WRITE_REG(hw
, IXGBE_ATLASCTL
,
976 IXGBE_ATLASCTL_WRITE_CMD
| (reg
<< 8));
977 IXGBE_WRITE_FLUSH(hw
);
979 atlas_ctl
= IXGBE_READ_REG(hw
, IXGBE_ATLASCTL
);
980 *val
= (u8
)atlas_ctl
;
986 * ixgbe_write_analog_reg8_82598 - Writes 8 bit Atlas analog register
987 * @hw: pointer to hardware structure
988 * @reg: atlas register to write
989 * @val: value to write
991 * Performs write operation to Atlas analog register specified.
993 static s32
ixgbe_write_analog_reg8_82598(struct ixgbe_hw
*hw
, u32 reg
, u8 val
)
997 atlas_ctl
= (reg
<< 8) | val
;
998 IXGBE_WRITE_REG(hw
, IXGBE_ATLASCTL
, atlas_ctl
);
999 IXGBE_WRITE_FLUSH(hw
);
1006 * ixgbe_read_i2c_phy_82598 - Reads 8 bit word over I2C interface.
1007 * @hw: pointer to hardware structure
1008 * @dev_addr: address to read from
1009 * @byte_offset: byte offset to read from dev_addr
1010 * @eeprom_data: value read
1012 * Performs 8 byte read operation to SFP module's data over I2C interface.
1014 static s32
ixgbe_read_i2c_phy_82598(struct ixgbe_hw
*hw
, u8 dev_addr
,
1015 u8 byte_offset
, u8
*eeprom_data
)
1023 if (hw
->phy
.type
== ixgbe_phy_nl
) {
1025 * phy SDA/SCL registers are at addresses 0xC30A to
1026 * 0xC30D. These registers are used to talk to the SFP+
1027 * module's EEPROM through the SDA/SCL (I2C) interface.
1029 sfp_addr
= (dev_addr
<< 8) + byte_offset
;
1030 sfp_addr
= (sfp_addr
| IXGBE_I2C_EEPROM_READ_MASK
);
1031 hw
->phy
.ops
.write_reg(hw
,
1032 IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR
,
1037 for (i
= 0; i
< 100; i
++) {
1038 hw
->phy
.ops
.read_reg(hw
,
1039 IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT
,
1042 sfp_stat
= sfp_stat
& IXGBE_I2C_EEPROM_STATUS_MASK
;
1043 if (sfp_stat
!= IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS
)
1045 usleep_range(10000, 20000);
1048 if (sfp_stat
!= IXGBE_I2C_EEPROM_STATUS_PASS
) {
1049 hw_dbg(hw
, "EEPROM read did not pass.\n");
1050 status
= IXGBE_ERR_SFP_NOT_PRESENT
;
1055 hw
->phy
.ops
.read_reg(hw
, IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA
,
1056 MDIO_MMD_PMAPMD
, &sfp_data
);
1058 *eeprom_data
= (u8
)(sfp_data
>> 8);
1060 status
= IXGBE_ERR_PHY
;
1068 * ixgbe_read_i2c_eeprom_82598 - Reads 8 bit word over I2C interface.
1069 * @hw: pointer to hardware structure
1070 * @byte_offset: EEPROM byte offset to read
1071 * @eeprom_data: value read
1073 * Performs 8 byte read operation to SFP module's EEPROM over I2C interface.
1075 static s32
ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw
*hw
, u8 byte_offset
,
1078 return ixgbe_read_i2c_phy_82598(hw
, IXGBE_I2C_EEPROM_DEV_ADDR
,
1079 byte_offset
, eeprom_data
);
1083 * ixgbe_read_i2c_sff8472_82598 - Reads 8 bit word over I2C interface.
1084 * @hw: pointer to hardware structure
1085 * @byte_offset: byte offset at address 0xA2
1086 * @eeprom_data: value read
1088 * Performs 8 byte read operation to SFP module's SFF-8472 data over I2C
1090 static s32
ixgbe_read_i2c_sff8472_82598(struct ixgbe_hw
*hw
, u8 byte_offset
,
1093 return ixgbe_read_i2c_phy_82598(hw
, IXGBE_I2C_EEPROM_DEV_ADDR2
,
1094 byte_offset
, sff8472_data
);
1098 * ixgbe_get_supported_physical_layer_82598 - Returns physical layer type
1099 * @hw: pointer to hardware structure
1101 * Determines physical layer capabilities of the current configuration.
1103 static u32
ixgbe_get_supported_physical_layer_82598(struct ixgbe_hw
*hw
)
1105 u32 physical_layer
= IXGBE_PHYSICAL_LAYER_UNKNOWN
;
1106 u32 autoc
= IXGBE_READ_REG(hw
, IXGBE_AUTOC
);
1107 u32 pma_pmd_10g
= autoc
& IXGBE_AUTOC_10G_PMA_PMD_MASK
;
1108 u32 pma_pmd_1g
= autoc
& IXGBE_AUTOC_1G_PMA_PMD_MASK
;
1109 u16 ext_ability
= 0;
1111 hw
->phy
.ops
.identify(hw
);
1113 /* Copper PHY must be checked before AUTOC LMS to determine correct
1114 * physical layer because 10GBase-T PHYs use LMS = KX4/KX */
1115 switch (hw
->phy
.type
) {
1117 case ixgbe_phy_cu_unknown
:
1118 hw
->phy
.ops
.read_reg(hw
, MDIO_PMA_EXTABLE
,
1119 MDIO_MMD_PMAPMD
, &ext_ability
);
1120 if (ext_ability
& MDIO_PMA_EXTABLE_10GBT
)
1121 physical_layer
|= IXGBE_PHYSICAL_LAYER_10GBASE_T
;
1122 if (ext_ability
& MDIO_PMA_EXTABLE_1000BT
)
1123 physical_layer
|= IXGBE_PHYSICAL_LAYER_1000BASE_T
;
1124 if (ext_ability
& MDIO_PMA_EXTABLE_100BTX
)
1125 physical_layer
|= IXGBE_PHYSICAL_LAYER_100BASE_TX
;
1131 switch (autoc
& IXGBE_AUTOC_LMS_MASK
) {
1132 case IXGBE_AUTOC_LMS_1G_AN
:
1133 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN
:
1134 if (pma_pmd_1g
== IXGBE_AUTOC_1G_KX
)
1135 physical_layer
= IXGBE_PHYSICAL_LAYER_1000BASE_KX
;
1137 physical_layer
= IXGBE_PHYSICAL_LAYER_1000BASE_BX
;
1139 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN
:
1140 if (pma_pmd_10g
== IXGBE_AUTOC_10G_CX4
)
1141 physical_layer
= IXGBE_PHYSICAL_LAYER_10GBASE_CX4
;
1142 else if (pma_pmd_10g
== IXGBE_AUTOC_10G_KX4
)
1143 physical_layer
= IXGBE_PHYSICAL_LAYER_10GBASE_KX4
;
1145 physical_layer
= IXGBE_PHYSICAL_LAYER_UNKNOWN
;
1147 case IXGBE_AUTOC_LMS_KX4_AN
:
1148 case IXGBE_AUTOC_LMS_KX4_AN_1G_AN
:
1149 if (autoc
& IXGBE_AUTOC_KX_SUPP
)
1150 physical_layer
|= IXGBE_PHYSICAL_LAYER_1000BASE_KX
;
1151 if (autoc
& IXGBE_AUTOC_KX4_SUPP
)
1152 physical_layer
|= IXGBE_PHYSICAL_LAYER_10GBASE_KX4
;
1158 if (hw
->phy
.type
== ixgbe_phy_nl
) {
1159 hw
->phy
.ops
.identify_sfp(hw
);
1161 switch (hw
->phy
.sfp_type
) {
1162 case ixgbe_sfp_type_da_cu
:
1163 physical_layer
= IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU
;
1165 case ixgbe_sfp_type_sr
:
1166 physical_layer
= IXGBE_PHYSICAL_LAYER_10GBASE_SR
;
1168 case ixgbe_sfp_type_lr
:
1169 physical_layer
= IXGBE_PHYSICAL_LAYER_10GBASE_LR
;
1172 physical_layer
= IXGBE_PHYSICAL_LAYER_UNKNOWN
;
1177 switch (hw
->device_id
) {
1178 case IXGBE_DEV_ID_82598_DA_DUAL_PORT
:
1179 physical_layer
= IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU
;
1181 case IXGBE_DEV_ID_82598AF_DUAL_PORT
:
1182 case IXGBE_DEV_ID_82598AF_SINGLE_PORT
:
1183 case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM
:
1184 physical_layer
= IXGBE_PHYSICAL_LAYER_10GBASE_SR
;
1186 case IXGBE_DEV_ID_82598EB_XF_LR
:
1187 physical_layer
= IXGBE_PHYSICAL_LAYER_10GBASE_LR
;
1194 return physical_layer
;
1198 * ixgbe_set_lan_id_multi_port_pcie_82598 - Set LAN id for PCIe multiple
1200 * @hw: pointer to the HW structure
1202 * Calls common function and corrects issue with some single port devices
1203 * that enable LAN1 but not LAN0.
1205 static void ixgbe_set_lan_id_multi_port_pcie_82598(struct ixgbe_hw
*hw
)
1207 struct ixgbe_bus_info
*bus
= &hw
->bus
;
1211 ixgbe_set_lan_id_multi_port_pcie(hw
);
1213 /* check if LAN0 is disabled */
1214 hw
->eeprom
.ops
.read(hw
, IXGBE_PCIE_GENERAL_PTR
, &pci_gen
);
1215 if ((pci_gen
!= 0) && (pci_gen
!= 0xFFFF)) {
1217 hw
->eeprom
.ops
.read(hw
, pci_gen
+ IXGBE_PCIE_CTRL2
, &pci_ctrl2
);
1219 /* if LAN0 is completely disabled force function to 0 */
1220 if ((pci_ctrl2
& IXGBE_PCIE_CTRL2_LAN_DISABLE
) &&
1221 !(pci_ctrl2
& IXGBE_PCIE_CTRL2_DISABLE_SELECT
) &&
1222 !(pci_ctrl2
& IXGBE_PCIE_CTRL2_DUMMY_ENABLE
)) {
1230 * ixgbe_set_rxpba_82598 - Configure packet buffers
1231 * @hw: pointer to hardware structure
1232 * @dcb_config: pointer to ixgbe_dcb_config structure
1234 * Configure packet buffers.
1236 static void ixgbe_set_rxpba_82598(struct ixgbe_hw
*hw
, int num_pb
, u32 headroom
,
1239 u32 rxpktsize
= IXGBE_RXPBSIZE_64KB
;
1245 /* Setup Rx packet buffer sizes */
1247 case PBA_STRATEGY_WEIGHTED
:
1248 /* Setup the first four at 80KB */
1249 rxpktsize
= IXGBE_RXPBSIZE_80KB
;
1251 IXGBE_WRITE_REG(hw
, IXGBE_RXPBSIZE(i
), rxpktsize
);
1252 /* Setup the last four at 48KB...don't re-init i */
1253 rxpktsize
= IXGBE_RXPBSIZE_48KB
;
1255 case PBA_STRATEGY_EQUAL
:
1257 /* Divide the remaining Rx packet buffer evenly among the TCs */
1258 for (; i
< IXGBE_MAX_PACKET_BUFFERS
; i
++)
1259 IXGBE_WRITE_REG(hw
, IXGBE_RXPBSIZE(i
), rxpktsize
);
1263 /* Setup Tx packet buffer sizes */
1264 for (i
= 0; i
< IXGBE_MAX_PACKET_BUFFERS
; i
++)
1265 IXGBE_WRITE_REG(hw
, IXGBE_TXPBSIZE(i
), IXGBE_TXPBSIZE_40KB
);
1270 static struct ixgbe_mac_operations mac_ops_82598
= {
1271 .init_hw
= &ixgbe_init_hw_generic
,
1272 .reset_hw
= &ixgbe_reset_hw_82598
,
1273 .start_hw
= &ixgbe_start_hw_82598
,
1274 .clear_hw_cntrs
= &ixgbe_clear_hw_cntrs_generic
,
1275 .get_media_type
= &ixgbe_get_media_type_82598
,
1276 .get_supported_physical_layer
= &ixgbe_get_supported_physical_layer_82598
,
1277 .enable_rx_dma
= &ixgbe_enable_rx_dma_generic
,
1278 .get_mac_addr
= &ixgbe_get_mac_addr_generic
,
1279 .stop_adapter
= &ixgbe_stop_adapter_generic
,
1280 .get_bus_info
= &ixgbe_get_bus_info_generic
,
1281 .set_lan_id
= &ixgbe_set_lan_id_multi_port_pcie_82598
,
1282 .read_analog_reg8
= &ixgbe_read_analog_reg8_82598
,
1283 .write_analog_reg8
= &ixgbe_write_analog_reg8_82598
,
1284 .setup_link
= &ixgbe_setup_mac_link_82598
,
1285 .set_rxpba
= &ixgbe_set_rxpba_82598
,
1286 .check_link
= &ixgbe_check_mac_link_82598
,
1287 .get_link_capabilities
= &ixgbe_get_link_capabilities_82598
,
1288 .led_on
= &ixgbe_led_on_generic
,
1289 .led_off
= &ixgbe_led_off_generic
,
1290 .blink_led_start
= &ixgbe_blink_led_start_generic
,
1291 .blink_led_stop
= &ixgbe_blink_led_stop_generic
,
1292 .set_rar
= &ixgbe_set_rar_generic
,
1293 .clear_rar
= &ixgbe_clear_rar_generic
,
1294 .set_vmdq
= &ixgbe_set_vmdq_82598
,
1295 .clear_vmdq
= &ixgbe_clear_vmdq_82598
,
1296 .init_rx_addrs
= &ixgbe_init_rx_addrs_generic
,
1297 .update_mc_addr_list
= &ixgbe_update_mc_addr_list_generic
,
1298 .enable_mc
= &ixgbe_enable_mc_generic
,
1299 .disable_mc
= &ixgbe_disable_mc_generic
,
1300 .clear_vfta
= &ixgbe_clear_vfta_82598
,
1301 .set_vfta
= &ixgbe_set_vfta_82598
,
1302 .fc_enable
= &ixgbe_fc_enable_82598
,
1303 .set_fw_drv_ver
= NULL
,
1304 .acquire_swfw_sync
= &ixgbe_acquire_swfw_sync
,
1305 .release_swfw_sync
= &ixgbe_release_swfw_sync
,
1306 .get_thermal_sensor_data
= NULL
,
1307 .init_thermal_sensor_thresh
= NULL
,
1308 .mng_fw_enabled
= NULL
,
1311 static struct ixgbe_eeprom_operations eeprom_ops_82598
= {
1312 .init_params
= &ixgbe_init_eeprom_params_generic
,
1313 .read
= &ixgbe_read_eerd_generic
,
1314 .write
= &ixgbe_write_eeprom_generic
,
1315 .write_buffer
= &ixgbe_write_eeprom_buffer_bit_bang_generic
,
1316 .read_buffer
= &ixgbe_read_eerd_buffer_generic
,
1317 .calc_checksum
= &ixgbe_calc_eeprom_checksum_generic
,
1318 .validate_checksum
= &ixgbe_validate_eeprom_checksum_generic
,
1319 .update_checksum
= &ixgbe_update_eeprom_checksum_generic
,
1322 static struct ixgbe_phy_operations phy_ops_82598
= {
1323 .identify
= &ixgbe_identify_phy_generic
,
1324 .identify_sfp
= &ixgbe_identify_sfp_module_generic
,
1325 .init
= &ixgbe_init_phy_ops_82598
,
1326 .reset
= &ixgbe_reset_phy_generic
,
1327 .read_reg
= &ixgbe_read_phy_reg_generic
,
1328 .write_reg
= &ixgbe_write_phy_reg_generic
,
1329 .setup_link
= &ixgbe_setup_phy_link_generic
,
1330 .setup_link_speed
= &ixgbe_setup_phy_link_speed_generic
,
1331 .read_i2c_sff8472
= &ixgbe_read_i2c_sff8472_82598
,
1332 .read_i2c_eeprom
= &ixgbe_read_i2c_eeprom_82598
,
1333 .check_overtemp
= &ixgbe_tn_check_overtemp
,
1336 struct ixgbe_info ixgbe_82598_info
= {
1337 .mac
= ixgbe_mac_82598EB
,
1338 .get_invariants
= &ixgbe_get_invariants_82598
,
1339 .mac_ops
= &mac_ops_82598
,
1340 .eeprom_ops
= &eeprom_ops_82598
,
1341 .phy_ops
= &phy_ops_82598
,