2 * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h processor hardware monitoring
4 * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
7 * This driver is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License; either
9 * version 2 of the License, or (at your option) any later version.
11 * This driver is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
14 * See the GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this driver; if not, see <http://www.gnu.org/licenses/>.
20 #include <linux/err.h>
21 #include <linux/hwmon.h>
22 #include <linux/hwmon-sysfs.h>
23 #include <linux/init.h>
24 #include <linux/module.h>
25 #include <linux/pci.h>
26 #include <asm/processor.h>
28 MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
29 MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
30 MODULE_LICENSE("GPL");
33 module_param(force
, bool, 0444);
34 MODULE_PARM_DESC(force
, "force loading on processors with erratum 319");
36 /* Provide lock for writing to NB_SMU_IND_ADDR */
37 static DEFINE_MUTEX(nb_smu_ind_mutex
);
39 #ifndef PCI_DEVICE_ID_AMD_17H_DF_F3
40 #define PCI_DEVICE_ID_AMD_17H_DF_F3 0x1463
43 /* CPUID function 0x80000001, ebx */
44 #define CPUID_PKGTYPE_MASK 0xf0000000
45 #define CPUID_PKGTYPE_F 0x00000000
46 #define CPUID_PKGTYPE_AM2R2_AM3 0x10000000
48 /* DRAM controller (PCI function 2) */
49 #define REG_DCT0_CONFIG_HIGH 0x094
50 #define DDR3_MODE 0x00000100
52 /* miscellaneous (PCI function 3) */
53 #define REG_HARDWARE_THERMAL_CONTROL 0x64
54 #define HTC_ENABLE 0x00000001
56 #define REG_REPORTED_TEMPERATURE 0xa4
58 #define REG_NORTHBRIDGE_CAPABILITIES 0xe8
59 #define NB_CAP_HTC 0x00000400
62 * For F15h M60h, functionality of REG_REPORTED_TEMPERATURE
63 * has been moved to D0F0xBC_xD820_0CA4 [Reported Temperature
66 #define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET 0xd8200ca4
68 /* F17h M01h Access througn SMN */
69 #define F17H_M01H_REPORTED_TEMP_CTRL_OFFSET 0x00059800
73 void (*read_tempreg
)(struct pci_dev
*pdev
, u32
*regval
);
83 static const struct tctl_offset tctl_offset_table
[] = {
84 { 0x17, "AMD Ryzen 5 1600X", 20000 },
85 { 0x17, "AMD Ryzen 7 1700X", 20000 },
86 { 0x17, "AMD Ryzen 7 1800X", 20000 },
87 { 0x17, "AMD Ryzen Threadripper 1950X", 27000 },
88 { 0x17, "AMD Ryzen Threadripper 1920X", 27000 },
89 { 0x17, "AMD Ryzen Threadripper 1900X", 27000 },
90 { 0x17, "AMD Ryzen Threadripper 1950", 10000 },
91 { 0x17, "AMD Ryzen Threadripper 1920", 10000 },
92 { 0x17, "AMD Ryzen Threadripper 1910", 10000 },
95 static void read_tempreg_pci(struct pci_dev
*pdev
, u32
*regval
)
97 pci_read_config_dword(pdev
, REG_REPORTED_TEMPERATURE
, regval
);
100 static void amd_nb_index_read(struct pci_dev
*pdev
, unsigned int devfn
,
101 unsigned int base
, int offset
, u32
*val
)
103 mutex_lock(&nb_smu_ind_mutex
);
104 pci_bus_write_config_dword(pdev
->bus
, devfn
,
106 pci_bus_read_config_dword(pdev
->bus
, devfn
,
108 mutex_unlock(&nb_smu_ind_mutex
);
111 static void read_tempreg_nb_f15(struct pci_dev
*pdev
, u32
*regval
)
113 amd_nb_index_read(pdev
, PCI_DEVFN(0, 0), 0xb8,
114 F15H_M60H_REPORTED_TEMP_CTRL_OFFSET
, regval
);
117 static void read_tempreg_nb_f17(struct pci_dev
*pdev
, u32
*regval
)
119 amd_nb_index_read(pdev
, PCI_DEVFN(0, 0), 0x60,
120 F17H_M01H_REPORTED_TEMP_CTRL_OFFSET
, regval
);
123 static ssize_t
temp1_input_show(struct device
*dev
,
124 struct device_attribute
*attr
, char *buf
)
126 struct k10temp_data
*data
= dev_get_drvdata(dev
);
130 data
->read_tempreg(data
->pdev
, ®val
);
131 temp
= (regval
>> 21) * 125;
132 temp
-= data
->temp_offset
;
134 return sprintf(buf
, "%u\n", temp
);
137 static ssize_t
temp1_max_show(struct device
*dev
,
138 struct device_attribute
*attr
, char *buf
)
140 return sprintf(buf
, "%d\n", 70 * 1000);
143 static ssize_t
show_temp_crit(struct device
*dev
,
144 struct device_attribute
*devattr
, char *buf
)
146 struct sensor_device_attribute
*attr
= to_sensor_dev_attr(devattr
);
147 struct k10temp_data
*data
= dev_get_drvdata(dev
);
148 int show_hyst
= attr
->index
;
152 pci_read_config_dword(data
->pdev
,
153 REG_HARDWARE_THERMAL_CONTROL
, ®val
);
154 value
= ((regval
>> 16) & 0x7f) * 500 + 52000;
156 value
-= ((regval
>> 24) & 0xf) * 500;
157 return sprintf(buf
, "%d\n", value
);
160 static DEVICE_ATTR_RO(temp1_input
);
161 static DEVICE_ATTR_RO(temp1_max
);
162 static SENSOR_DEVICE_ATTR(temp1_crit
, S_IRUGO
, show_temp_crit
, NULL
, 0);
163 static SENSOR_DEVICE_ATTR(temp1_crit_hyst
, S_IRUGO
, show_temp_crit
, NULL
, 1);
165 static umode_t
k10temp_is_visible(struct kobject
*kobj
,
166 struct attribute
*attr
, int index
)
168 struct device
*dev
= container_of(kobj
, struct device
, kobj
);
169 struct k10temp_data
*data
= dev_get_drvdata(dev
);
170 struct pci_dev
*pdev
= data
->pdev
;
173 u32 reg_caps
, reg_htc
;
175 pci_read_config_dword(pdev
, REG_NORTHBRIDGE_CAPABILITIES
,
177 pci_read_config_dword(pdev
, REG_HARDWARE_THERMAL_CONTROL
,
179 if (!(reg_caps
& NB_CAP_HTC
) || !(reg_htc
& HTC_ENABLE
))
185 static struct attribute
*k10temp_attrs
[] = {
186 &dev_attr_temp1_input
.attr
,
187 &dev_attr_temp1_max
.attr
,
188 &sensor_dev_attr_temp1_crit
.dev_attr
.attr
,
189 &sensor_dev_attr_temp1_crit_hyst
.dev_attr
.attr
,
193 static const struct attribute_group k10temp_group
= {
194 .attrs
= k10temp_attrs
,
195 .is_visible
= k10temp_is_visible
,
197 __ATTRIBUTE_GROUPS(k10temp
);
199 static bool has_erratum_319(struct pci_dev
*pdev
)
201 u32 pkg_type
, reg_dram_cfg
;
203 if (boot_cpu_data
.x86
!= 0x10)
207 * Erratum 319: The thermal sensor of Socket F/AM2+ processors
210 pkg_type
= cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK
;
211 if (pkg_type
== CPUID_PKGTYPE_F
)
213 if (pkg_type
!= CPUID_PKGTYPE_AM2R2_AM3
)
216 /* DDR3 memory implies socket AM3, which is good */
217 pci_bus_read_config_dword(pdev
->bus
,
218 PCI_DEVFN(PCI_SLOT(pdev
->devfn
), 2),
219 REG_DCT0_CONFIG_HIGH
, ®_dram_cfg
);
220 if (reg_dram_cfg
& DDR3_MODE
)
224 * Unfortunately it is possible to run a socket AM3 CPU with DDR2
225 * memory. We blacklist all the cores which do exist in socket AM2+
226 * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
227 * and AM3 formats, but that's the best we can do.
229 return boot_cpu_data
.x86_model
< 4 ||
230 (boot_cpu_data
.x86_model
== 4 && boot_cpu_data
.x86_mask
<= 2);
233 static int k10temp_probe(struct pci_dev
*pdev
,
234 const struct pci_device_id
*id
)
236 int unreliable
= has_erratum_319(pdev
);
237 struct device
*dev
= &pdev
->dev
;
238 struct k10temp_data
*data
;
239 struct device
*hwmon_dev
;
245 "unreliable CPU thermal sensor; monitoring disabled\n");
249 "unreliable CPU thermal sensor; check erratum 319\n");
252 data
= devm_kzalloc(dev
, sizeof(*data
), GFP_KERNEL
);
258 if (boot_cpu_data
.x86
== 0x15 && (boot_cpu_data
.x86_model
== 0x60 ||
259 boot_cpu_data
.x86_model
== 0x70))
260 data
->read_tempreg
= read_tempreg_nb_f15
;
261 else if (boot_cpu_data
.x86
== 0x17)
262 data
->read_tempreg
= read_tempreg_nb_f17
;
264 data
->read_tempreg
= read_tempreg_pci
;
266 for (i
= 0; i
< ARRAY_SIZE(tctl_offset_table
); i
++) {
267 const struct tctl_offset
*entry
= &tctl_offset_table
[i
];
269 if (boot_cpu_data
.x86
== entry
->model
&&
270 strstr(boot_cpu_data
.x86_model_id
, entry
->id
)) {
271 data
->temp_offset
= entry
->offset
;
276 hwmon_dev
= devm_hwmon_device_register_with_groups(dev
, "k10temp", data
,
278 return PTR_ERR_OR_ZERO(hwmon_dev
);
281 static const struct pci_device_id k10temp_id_table
[] = {
282 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_10H_NB_MISC
) },
283 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_11H_NB_MISC
) },
284 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_CNB17H_F3
) },
285 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_15H_NB_F3
) },
286 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_15H_M10H_F3
) },
287 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3
) },
288 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3
) },
289 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_16H_NB_F3
) },
290 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3
) },
291 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_17H_DF_F3
) },
294 MODULE_DEVICE_TABLE(pci
, k10temp_id_table
);
296 static struct pci_driver k10temp_driver
= {
298 .id_table
= k10temp_id_table
,
299 .probe
= k10temp_probe
,
302 module_pci_driver(k10temp_driver
);