4 * Copyright (C) 2005 Mike Isely <isely@pobox.com>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
17 #include <linux/errno.h>
18 #include <linux/string.h>
19 #include <linux/slab.h>
20 #include <linux/module.h>
21 #include <linux/firmware.h>
22 #include <linux/videodev2.h>
23 #include <media/v4l2-common.h>
24 #include <media/tuner.h>
26 #include "pvrusb2-std.h"
27 #include "pvrusb2-util.h"
28 #include "pvrusb2-hdw.h"
29 #include "pvrusb2-i2c-core.h"
30 #include "pvrusb2-eeprom.h"
31 #include "pvrusb2-hdw-internal.h"
32 #include "pvrusb2-encoder.h"
33 #include "pvrusb2-debug.h"
34 #include "pvrusb2-fx2-cmd.h"
35 #include "pvrusb2-wm8775.h"
36 #include "pvrusb2-video-v4l.h"
37 #include "pvrusb2-cx2584x-v4l.h"
38 #include "pvrusb2-cs53l32a.h"
39 #include "pvrusb2-audio.h"
41 #define TV_MIN_FREQ 55250000L
42 #define TV_MAX_FREQ 850000000L
44 /* This defines a minimum interval that the decoder must remain quiet
45 before we are allowed to start it running. */
46 #define TIME_MSEC_DECODER_WAIT 50
48 /* This defines a minimum interval that the decoder must be allowed to run
49 before we can safely begin using its streaming output. */
50 #define TIME_MSEC_DECODER_STABILIZATION_WAIT 300
52 /* This defines a minimum interval that the encoder must remain quiet
53 before we are allowed to configure it. */
54 #define TIME_MSEC_ENCODER_WAIT 50
56 /* This defines the minimum interval that the encoder must successfully run
57 before we consider that the encoder has run at least once since its
58 firmware has been loaded. This measurement is in important for cases
59 where we can't do something until we know that the encoder has been run
61 #define TIME_MSEC_ENCODER_OK 250
63 static struct pvr2_hdw
*unit_pointers
[PVR_NUM
] = {[ 0 ... PVR_NUM
-1 ] = NULL
};
64 static DEFINE_MUTEX(pvr2_unit_mtx
);
67 static int procreload
;
68 static int tuner
[PVR_NUM
] = { [0 ... PVR_NUM
-1] = -1 };
69 static int tolerance
[PVR_NUM
] = { [0 ... PVR_NUM
-1] = 0 };
70 static int video_std
[PVR_NUM
] = { [0 ... PVR_NUM
-1] = 0 };
71 static int init_pause_msec
;
73 module_param(ctlchg
, int, S_IRUGO
|S_IWUSR
);
74 MODULE_PARM_DESC(ctlchg
, "0=optimize ctl change 1=always accept new ctl value");
75 module_param(init_pause_msec
, int, S_IRUGO
|S_IWUSR
);
76 MODULE_PARM_DESC(init_pause_msec
, "hardware initialization settling delay");
77 module_param(procreload
, int, S_IRUGO
|S_IWUSR
);
78 MODULE_PARM_DESC(procreload
,
79 "Attempt init failure recovery with firmware reload");
80 module_param_array(tuner
, int, NULL
, 0444);
81 MODULE_PARM_DESC(tuner
,"specify installed tuner type");
82 module_param_array(video_std
, int, NULL
, 0444);
83 MODULE_PARM_DESC(video_std
,"specify initial video standard");
84 module_param_array(tolerance
, int, NULL
, 0444);
85 MODULE_PARM_DESC(tolerance
,"specify stream error tolerance");
87 /* US Broadcast channel 3 (61.25 MHz), to help with testing */
88 static int default_tv_freq
= 61250000L;
89 /* 104.3 MHz, a usable FM station for my area */
90 static int default_radio_freq
= 104300000L;
92 module_param_named(tv_freq
, default_tv_freq
, int, 0444);
93 MODULE_PARM_DESC(tv_freq
, "specify initial television frequency");
94 module_param_named(radio_freq
, default_radio_freq
, int, 0444);
95 MODULE_PARM_DESC(radio_freq
, "specify initial radio frequency");
97 #define PVR2_CTL_WRITE_ENDPOINT 0x01
98 #define PVR2_CTL_READ_ENDPOINT 0x81
100 #define PVR2_GPIO_IN 0x9008
101 #define PVR2_GPIO_OUT 0x900c
102 #define PVR2_GPIO_DIR 0x9020
104 #define trace_firmware(...) pvr2_trace(PVR2_TRACE_FIRMWARE,__VA_ARGS__)
106 #define PVR2_FIRMWARE_ENDPOINT 0x02
108 /* size of a firmware chunk */
109 #define FIRMWARE_CHUNK_SIZE 0x2000
111 typedef void (*pvr2_subdev_update_func
)(struct pvr2_hdw
*,
112 struct v4l2_subdev
*);
114 static const pvr2_subdev_update_func pvr2_module_update_functions
[] = {
115 [PVR2_CLIENT_ID_WM8775
] = pvr2_wm8775_subdev_update
,
116 [PVR2_CLIENT_ID_SAA7115
] = pvr2_saa7115_subdev_update
,
117 [PVR2_CLIENT_ID_MSP3400
] = pvr2_msp3400_subdev_update
,
118 [PVR2_CLIENT_ID_CX25840
] = pvr2_cx25840_subdev_update
,
119 [PVR2_CLIENT_ID_CS53L32A
] = pvr2_cs53l32a_subdev_update
,
122 static const char *module_names
[] = {
123 [PVR2_CLIENT_ID_MSP3400
] = "msp3400",
124 [PVR2_CLIENT_ID_CX25840
] = "cx25840",
125 [PVR2_CLIENT_ID_SAA7115
] = "saa7115",
126 [PVR2_CLIENT_ID_TUNER
] = "tuner",
127 [PVR2_CLIENT_ID_DEMOD
] = "tuner",
128 [PVR2_CLIENT_ID_CS53L32A
] = "cs53l32a",
129 [PVR2_CLIENT_ID_WM8775
] = "wm8775",
133 static const unsigned char *module_i2c_addresses
[] = {
134 [PVR2_CLIENT_ID_TUNER
] = "\x60\x61\x62\x63",
135 [PVR2_CLIENT_ID_DEMOD
] = "\x43",
136 [PVR2_CLIENT_ID_MSP3400
] = "\x40",
137 [PVR2_CLIENT_ID_SAA7115
] = "\x21",
138 [PVR2_CLIENT_ID_WM8775
] = "\x1b",
139 [PVR2_CLIENT_ID_CX25840
] = "\x44",
140 [PVR2_CLIENT_ID_CS53L32A
] = "\x11",
144 static const char *ir_scheme_names
[] = {
145 [PVR2_IR_SCHEME_NONE
] = "none",
146 [PVR2_IR_SCHEME_29XXX
] = "29xxx",
147 [PVR2_IR_SCHEME_24XXX
] = "24xxx (29xxx emulation)",
148 [PVR2_IR_SCHEME_24XXX_MCE
] = "24xxx (MCE device)",
149 [PVR2_IR_SCHEME_ZILOG
] = "Zilog",
153 /* Define the list of additional controls we'll dynamically construct based
154 on query of the cx2341x module. */
155 struct pvr2_mpeg_ids
{
159 static const struct pvr2_mpeg_ids mpeg_ids
[] = {
161 .strid
= "audio_layer",
162 .id
= V4L2_CID_MPEG_AUDIO_ENCODING
,
164 .strid
= "audio_bitrate",
165 .id
= V4L2_CID_MPEG_AUDIO_L2_BITRATE
,
167 /* Already using audio_mode elsewhere :-( */
168 .strid
= "mpeg_audio_mode",
169 .id
= V4L2_CID_MPEG_AUDIO_MODE
,
171 .strid
= "mpeg_audio_mode_extension",
172 .id
= V4L2_CID_MPEG_AUDIO_MODE_EXTENSION
,
174 .strid
= "audio_emphasis",
175 .id
= V4L2_CID_MPEG_AUDIO_EMPHASIS
,
177 .strid
= "audio_crc",
178 .id
= V4L2_CID_MPEG_AUDIO_CRC
,
180 .strid
= "video_aspect",
181 .id
= V4L2_CID_MPEG_VIDEO_ASPECT
,
183 .strid
= "video_b_frames",
184 .id
= V4L2_CID_MPEG_VIDEO_B_FRAMES
,
186 .strid
= "video_gop_size",
187 .id
= V4L2_CID_MPEG_VIDEO_GOP_SIZE
,
189 .strid
= "video_gop_closure",
190 .id
= V4L2_CID_MPEG_VIDEO_GOP_CLOSURE
,
192 .strid
= "video_bitrate_mode",
193 .id
= V4L2_CID_MPEG_VIDEO_BITRATE_MODE
,
195 .strid
= "video_bitrate",
196 .id
= V4L2_CID_MPEG_VIDEO_BITRATE
,
198 .strid
= "video_bitrate_peak",
199 .id
= V4L2_CID_MPEG_VIDEO_BITRATE_PEAK
,
201 .strid
= "video_temporal_decimation",
202 .id
= V4L2_CID_MPEG_VIDEO_TEMPORAL_DECIMATION
,
204 .strid
= "stream_type",
205 .id
= V4L2_CID_MPEG_STREAM_TYPE
,
207 .strid
= "video_spatial_filter_mode",
208 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER_MODE
,
210 .strid
= "video_spatial_filter",
211 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER
,
213 .strid
= "video_luma_spatial_filter_type",
214 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_SPATIAL_FILTER_TYPE
,
216 .strid
= "video_chroma_spatial_filter_type",
217 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_SPATIAL_FILTER_TYPE
,
219 .strid
= "video_temporal_filter_mode",
220 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER_MODE
,
222 .strid
= "video_temporal_filter",
223 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER
,
225 .strid
= "video_median_filter_type",
226 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_MEDIAN_FILTER_TYPE
,
228 .strid
= "video_luma_median_filter_top",
229 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_TOP
,
231 .strid
= "video_luma_median_filter_bottom",
232 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_BOTTOM
,
234 .strid
= "video_chroma_median_filter_top",
235 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_TOP
,
237 .strid
= "video_chroma_median_filter_bottom",
238 .id
= V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_BOTTOM
,
241 #define MPEGDEF_COUNT ARRAY_SIZE(mpeg_ids)
244 static const char *control_values_srate
[] = {
245 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100
] = "44.1 kHz",
246 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000
] = "48 kHz",
247 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000
] = "32 kHz",
252 static const char *control_values_input
[] = {
253 [PVR2_CVAL_INPUT_TV
] = "television", /*xawtv needs this name*/
254 [PVR2_CVAL_INPUT_DTV
] = "dtv",
255 [PVR2_CVAL_INPUT_RADIO
] = "radio",
256 [PVR2_CVAL_INPUT_SVIDEO
] = "s-video",
257 [PVR2_CVAL_INPUT_COMPOSITE
] = "composite",
261 static const char *control_values_audiomode
[] = {
262 [V4L2_TUNER_MODE_MONO
] = "Mono",
263 [V4L2_TUNER_MODE_STEREO
] = "Stereo",
264 [V4L2_TUNER_MODE_LANG1
] = "Lang1",
265 [V4L2_TUNER_MODE_LANG2
] = "Lang2",
266 [V4L2_TUNER_MODE_LANG1_LANG2
] = "Lang1+Lang2",
270 static const char *control_values_hsm
[] = {
271 [PVR2_CVAL_HSM_FAIL
] = "Fail",
272 [PVR2_CVAL_HSM_HIGH
] = "High",
273 [PVR2_CVAL_HSM_FULL
] = "Full",
277 static const char *pvr2_state_names
[] = {
278 [PVR2_STATE_NONE
] = "none",
279 [PVR2_STATE_DEAD
] = "dead",
280 [PVR2_STATE_COLD
] = "cold",
281 [PVR2_STATE_WARM
] = "warm",
282 [PVR2_STATE_ERROR
] = "error",
283 [PVR2_STATE_READY
] = "ready",
284 [PVR2_STATE_RUN
] = "run",
288 struct pvr2_fx2cmd_descdef
{
293 static const struct pvr2_fx2cmd_descdef pvr2_fx2cmd_desc
[] = {
294 {FX2CMD_MEM_WRITE_DWORD
, "write encoder dword"},
295 {FX2CMD_MEM_READ_DWORD
, "read encoder dword"},
296 {FX2CMD_HCW_ZILOG_RESET
, "zilog IR reset control"},
297 {FX2CMD_MEM_READ_64BYTES
, "read encoder 64bytes"},
298 {FX2CMD_REG_WRITE
, "write encoder register"},
299 {FX2CMD_REG_READ
, "read encoder register"},
300 {FX2CMD_MEMSEL
, "encoder memsel"},
301 {FX2CMD_I2C_WRITE
, "i2c write"},
302 {FX2CMD_I2C_READ
, "i2c read"},
303 {FX2CMD_GET_USB_SPEED
, "get USB speed"},
304 {FX2CMD_STREAMING_ON
, "stream on"},
305 {FX2CMD_STREAMING_OFF
, "stream off"},
306 {FX2CMD_FWPOST1
, "fwpost1"},
307 {FX2CMD_POWER_OFF
, "power off"},
308 {FX2CMD_POWER_ON
, "power on"},
309 {FX2CMD_DEEP_RESET
, "deep reset"},
310 {FX2CMD_GET_EEPROM_ADDR
, "get rom addr"},
311 {FX2CMD_GET_IR_CODE
, "get IR code"},
312 {FX2CMD_HCW_DEMOD_RESETIN
, "hcw demod resetin"},
313 {FX2CMD_HCW_DTV_STREAMING_ON
, "hcw dtv stream on"},
314 {FX2CMD_HCW_DTV_STREAMING_OFF
, "hcw dtv stream off"},
315 {FX2CMD_ONAIR_DTV_STREAMING_ON
, "onair dtv stream on"},
316 {FX2CMD_ONAIR_DTV_STREAMING_OFF
, "onair dtv stream off"},
317 {FX2CMD_ONAIR_DTV_POWER_ON
, "onair dtv power on"},
318 {FX2CMD_ONAIR_DTV_POWER_OFF
, "onair dtv power off"},
322 static int pvr2_hdw_set_input(struct pvr2_hdw
*hdw
,int v
);
323 static void pvr2_hdw_state_sched(struct pvr2_hdw
*);
324 static int pvr2_hdw_state_eval(struct pvr2_hdw
*);
325 static void pvr2_hdw_set_cur_freq(struct pvr2_hdw
*,unsigned long);
326 static void pvr2_hdw_worker_poll(struct work_struct
*work
);
327 static int pvr2_hdw_wait(struct pvr2_hdw
*,int state
);
328 static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw
*);
329 static void pvr2_hdw_state_log_state(struct pvr2_hdw
*);
330 static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw
*hdw
,int runFl
);
331 static int pvr2_hdw_commit_setup(struct pvr2_hdw
*hdw
);
332 static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw
*hdw
);
333 static void pvr2_hdw_quiescent_timeout(struct timer_list
*);
334 static void pvr2_hdw_decoder_stabilization_timeout(struct timer_list
*);
335 static void pvr2_hdw_encoder_wait_timeout(struct timer_list
*);
336 static void pvr2_hdw_encoder_run_timeout(struct timer_list
*);
337 static int pvr2_issue_simple_cmd(struct pvr2_hdw
*,u32
);
338 static int pvr2_send_request_ex(struct pvr2_hdw
*hdw
,
339 unsigned int timeout
,int probe_fl
,
340 void *write_data
,unsigned int write_len
,
341 void *read_data
,unsigned int read_len
);
342 static int pvr2_hdw_check_cropcap(struct pvr2_hdw
*hdw
);
343 static v4l2_std_id
pvr2_hdw_get_detected_std(struct pvr2_hdw
*hdw
);
345 static void trace_stbit(const char *name
,int val
)
347 pvr2_trace(PVR2_TRACE_STBITS
,
348 "State bit %s <-- %s",
349 name
,(val
? "true" : "false"));
352 static int ctrl_channelfreq_get(struct pvr2_ctrl
*cptr
,int *vp
)
354 struct pvr2_hdw
*hdw
= cptr
->hdw
;
355 if ((hdw
->freqProgSlot
> 0) && (hdw
->freqProgSlot
<= FREQTABLE_SIZE
)) {
356 *vp
= hdw
->freqTable
[hdw
->freqProgSlot
-1];
363 static int ctrl_channelfreq_set(struct pvr2_ctrl
*cptr
,int m
,int v
)
365 struct pvr2_hdw
*hdw
= cptr
->hdw
;
366 unsigned int slotId
= hdw
->freqProgSlot
;
367 if ((slotId
> 0) && (slotId
<= FREQTABLE_SIZE
)) {
368 hdw
->freqTable
[slotId
-1] = v
;
369 /* Handle side effects correctly - if we're tuned to this
370 slot, then forgot the slot id relation since the stored
371 frequency has been changed. */
372 if (hdw
->freqSelector
) {
373 if (hdw
->freqSlotRadio
== slotId
) {
374 hdw
->freqSlotRadio
= 0;
377 if (hdw
->freqSlotTelevision
== slotId
) {
378 hdw
->freqSlotTelevision
= 0;
385 static int ctrl_channelprog_get(struct pvr2_ctrl
*cptr
,int *vp
)
387 *vp
= cptr
->hdw
->freqProgSlot
;
391 static int ctrl_channelprog_set(struct pvr2_ctrl
*cptr
,int m
,int v
)
393 struct pvr2_hdw
*hdw
= cptr
->hdw
;
394 if ((v
>= 0) && (v
<= FREQTABLE_SIZE
)) {
395 hdw
->freqProgSlot
= v
;
400 static int ctrl_channel_get(struct pvr2_ctrl
*cptr
,int *vp
)
402 struct pvr2_hdw
*hdw
= cptr
->hdw
;
403 *vp
= hdw
->freqSelector
? hdw
->freqSlotRadio
: hdw
->freqSlotTelevision
;
407 static int ctrl_channel_set(struct pvr2_ctrl
*cptr
,int m
,int slotId
)
410 struct pvr2_hdw
*hdw
= cptr
->hdw
;
411 if ((slotId
< 0) || (slotId
> FREQTABLE_SIZE
)) return 0;
413 freq
= hdw
->freqTable
[slotId
-1];
415 pvr2_hdw_set_cur_freq(hdw
,freq
);
417 if (hdw
->freqSelector
) {
418 hdw
->freqSlotRadio
= slotId
;
420 hdw
->freqSlotTelevision
= slotId
;
425 static int ctrl_freq_get(struct pvr2_ctrl
*cptr
,int *vp
)
427 *vp
= pvr2_hdw_get_cur_freq(cptr
->hdw
);
431 static int ctrl_freq_is_dirty(struct pvr2_ctrl
*cptr
)
433 return cptr
->hdw
->freqDirty
!= 0;
436 static void ctrl_freq_clear_dirty(struct pvr2_ctrl
*cptr
)
438 cptr
->hdw
->freqDirty
= 0;
441 static int ctrl_freq_set(struct pvr2_ctrl
*cptr
,int m
,int v
)
443 pvr2_hdw_set_cur_freq(cptr
->hdw
,v
);
447 static int ctrl_cropl_min_get(struct pvr2_ctrl
*cptr
, int *left
)
449 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
450 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
454 *left
= cap
->bounds
.left
;
458 static int ctrl_cropl_max_get(struct pvr2_ctrl
*cptr
, int *left
)
460 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
461 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
465 *left
= cap
->bounds
.left
;
466 if (cap
->bounds
.width
> cptr
->hdw
->cropw_val
) {
467 *left
+= cap
->bounds
.width
- cptr
->hdw
->cropw_val
;
472 static int ctrl_cropt_min_get(struct pvr2_ctrl
*cptr
, int *top
)
474 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
475 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
479 *top
= cap
->bounds
.top
;
483 static int ctrl_cropt_max_get(struct pvr2_ctrl
*cptr
, int *top
)
485 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
486 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
490 *top
= cap
->bounds
.top
;
491 if (cap
->bounds
.height
> cptr
->hdw
->croph_val
) {
492 *top
+= cap
->bounds
.height
- cptr
->hdw
->croph_val
;
497 static int ctrl_cropw_max_get(struct pvr2_ctrl
*cptr
, int *width
)
499 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
500 int stat
, bleftend
, cleft
;
502 stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
506 bleftend
= cap
->bounds
.left
+cap
->bounds
.width
;
507 cleft
= cptr
->hdw
->cropl_val
;
509 *width
= cleft
< bleftend
? bleftend
-cleft
: 0;
513 static int ctrl_croph_max_get(struct pvr2_ctrl
*cptr
, int *height
)
515 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
516 int stat
, btopend
, ctop
;
518 stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
522 btopend
= cap
->bounds
.top
+cap
->bounds
.height
;
523 ctop
= cptr
->hdw
->cropt_val
;
525 *height
= ctop
< btopend
? btopend
-ctop
: 0;
529 static int ctrl_get_cropcapbl(struct pvr2_ctrl
*cptr
, int *val
)
531 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
532 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
536 *val
= cap
->bounds
.left
;
540 static int ctrl_get_cropcapbt(struct pvr2_ctrl
*cptr
, int *val
)
542 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
543 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
547 *val
= cap
->bounds
.top
;
551 static int ctrl_get_cropcapbw(struct pvr2_ctrl
*cptr
, int *val
)
553 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
554 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
558 *val
= cap
->bounds
.width
;
562 static int ctrl_get_cropcapbh(struct pvr2_ctrl
*cptr
, int *val
)
564 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
565 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
569 *val
= cap
->bounds
.height
;
573 static int ctrl_get_cropcapdl(struct pvr2_ctrl
*cptr
, int *val
)
575 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
576 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
580 *val
= cap
->defrect
.left
;
584 static int ctrl_get_cropcapdt(struct pvr2_ctrl
*cptr
, int *val
)
586 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
587 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
591 *val
= cap
->defrect
.top
;
595 static int ctrl_get_cropcapdw(struct pvr2_ctrl
*cptr
, int *val
)
597 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
598 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
602 *val
= cap
->defrect
.width
;
606 static int ctrl_get_cropcapdh(struct pvr2_ctrl
*cptr
, int *val
)
608 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
609 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
613 *val
= cap
->defrect
.height
;
617 static int ctrl_get_cropcappan(struct pvr2_ctrl
*cptr
, int *val
)
619 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
620 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
624 *val
= cap
->pixelaspect
.numerator
;
628 static int ctrl_get_cropcappad(struct pvr2_ctrl
*cptr
, int *val
)
630 struct v4l2_cropcap
*cap
= &cptr
->hdw
->cropcap_info
;
631 int stat
= pvr2_hdw_check_cropcap(cptr
->hdw
);
635 *val
= cap
->pixelaspect
.denominator
;
639 static int ctrl_vres_max_get(struct pvr2_ctrl
*cptr
,int *vp
)
641 /* Actual maximum depends on the video standard in effect. */
642 if (cptr
->hdw
->std_mask_cur
& V4L2_STD_525_60
) {
650 static int ctrl_vres_min_get(struct pvr2_ctrl
*cptr
,int *vp
)
652 /* Actual minimum depends on device digitizer type. */
653 if (cptr
->hdw
->hdw_desc
->flag_has_cx25840
) {
661 static int ctrl_get_input(struct pvr2_ctrl
*cptr
,int *vp
)
663 *vp
= cptr
->hdw
->input_val
;
667 static int ctrl_check_input(struct pvr2_ctrl
*cptr
,int v
)
669 return ((1 << v
) & cptr
->hdw
->input_allowed_mask
) != 0;
672 static int ctrl_set_input(struct pvr2_ctrl
*cptr
,int m
,int v
)
674 return pvr2_hdw_set_input(cptr
->hdw
,v
);
677 static int ctrl_isdirty_input(struct pvr2_ctrl
*cptr
)
679 return cptr
->hdw
->input_dirty
!= 0;
682 static void ctrl_cleardirty_input(struct pvr2_ctrl
*cptr
)
684 cptr
->hdw
->input_dirty
= 0;
688 static int ctrl_freq_max_get(struct pvr2_ctrl
*cptr
, int *vp
)
691 struct pvr2_hdw
*hdw
= cptr
->hdw
;
692 if (hdw
->tuner_signal_stale
) {
693 pvr2_hdw_status_poll(hdw
);
695 fv
= hdw
->tuner_signal_info
.rangehigh
;
697 /* Safety fallback */
701 if (hdw
->tuner_signal_info
.capability
& V4L2_TUNER_CAP_LOW
) {
710 static int ctrl_freq_min_get(struct pvr2_ctrl
*cptr
, int *vp
)
713 struct pvr2_hdw
*hdw
= cptr
->hdw
;
714 if (hdw
->tuner_signal_stale
) {
715 pvr2_hdw_status_poll(hdw
);
717 fv
= hdw
->tuner_signal_info
.rangelow
;
719 /* Safety fallback */
723 if (hdw
->tuner_signal_info
.capability
& V4L2_TUNER_CAP_LOW
) {
732 static int ctrl_cx2341x_is_dirty(struct pvr2_ctrl
*cptr
)
734 return cptr
->hdw
->enc_stale
!= 0;
737 static void ctrl_cx2341x_clear_dirty(struct pvr2_ctrl
*cptr
)
739 cptr
->hdw
->enc_stale
= 0;
740 cptr
->hdw
->enc_unsafe_stale
= 0;
743 static int ctrl_cx2341x_get(struct pvr2_ctrl
*cptr
,int *vp
)
746 struct v4l2_ext_controls cs
;
747 struct v4l2_ext_control c1
;
748 memset(&cs
,0,sizeof(cs
));
749 memset(&c1
,0,sizeof(c1
));
752 c1
.id
= cptr
->info
->v4l_id
;
753 ret
= cx2341x_ext_ctrls(&cptr
->hdw
->enc_ctl_state
, 0, &cs
,
760 static int ctrl_cx2341x_set(struct pvr2_ctrl
*cptr
,int m
,int v
)
763 struct pvr2_hdw
*hdw
= cptr
->hdw
;
764 struct v4l2_ext_controls cs
;
765 struct v4l2_ext_control c1
;
766 memset(&cs
,0,sizeof(cs
));
767 memset(&c1
,0,sizeof(c1
));
770 c1
.id
= cptr
->info
->v4l_id
;
772 ret
= cx2341x_ext_ctrls(&hdw
->enc_ctl_state
,
773 hdw
->state_encoder_run
, &cs
,
776 /* Oops. cx2341x is telling us it's not safe to change
777 this control while we're capturing. Make a note of this
778 fact so that the pipeline will be stopped the next time
779 controls are committed. Then go on ahead and store this
781 ret
= cx2341x_ext_ctrls(&hdw
->enc_ctl_state
,
784 if (!ret
) hdw
->enc_unsafe_stale
= !0;
791 static unsigned int ctrl_cx2341x_getv4lflags(struct pvr2_ctrl
*cptr
)
793 struct v4l2_queryctrl qctrl
;
794 struct pvr2_ctl_info
*info
;
795 qctrl
.id
= cptr
->info
->v4l_id
;
796 cx2341x_ctrl_query(&cptr
->hdw
->enc_ctl_state
,&qctrl
);
797 /* Strip out the const so we can adjust a function pointer. It's
798 OK to do this here because we know this is a dynamically created
799 control, so the underlying storage for the info pointer is (a)
800 private to us, and (b) not in read-only storage. Either we do
801 this or we significantly complicate the underlying control
803 info
= (struct pvr2_ctl_info
*)(cptr
->info
);
804 if (qctrl
.flags
& V4L2_CTRL_FLAG_READ_ONLY
) {
805 if (info
->set_value
) {
806 info
->set_value
= NULL
;
809 if (!(info
->set_value
)) {
810 info
->set_value
= ctrl_cx2341x_set
;
816 static int ctrl_streamingenabled_get(struct pvr2_ctrl
*cptr
,int *vp
)
818 *vp
= cptr
->hdw
->state_pipeline_req
;
822 static int ctrl_masterstate_get(struct pvr2_ctrl
*cptr
,int *vp
)
824 *vp
= cptr
->hdw
->master_state
;
828 static int ctrl_hsm_get(struct pvr2_ctrl
*cptr
,int *vp
)
830 int result
= pvr2_hdw_is_hsm(cptr
->hdw
);
831 *vp
= PVR2_CVAL_HSM_FULL
;
832 if (result
< 0) *vp
= PVR2_CVAL_HSM_FAIL
;
833 if (result
) *vp
= PVR2_CVAL_HSM_HIGH
;
837 static int ctrl_stddetect_get(struct pvr2_ctrl
*cptr
, int *vp
)
839 *vp
= pvr2_hdw_get_detected_std(cptr
->hdw
);
843 static int ctrl_stdavail_get(struct pvr2_ctrl
*cptr
,int *vp
)
845 *vp
= cptr
->hdw
->std_mask_avail
;
849 static int ctrl_stdavail_set(struct pvr2_ctrl
*cptr
,int m
,int v
)
851 struct pvr2_hdw
*hdw
= cptr
->hdw
;
853 ns
= hdw
->std_mask_avail
;
854 ns
= (ns
& ~m
) | (v
& m
);
855 if (ns
== hdw
->std_mask_avail
) return 0;
856 hdw
->std_mask_avail
= ns
;
857 hdw
->std_info_cur
.def
.type_bitmask
.valid_bits
= hdw
->std_mask_avail
;
861 static int ctrl_std_val_to_sym(struct pvr2_ctrl
*cptr
,int msk
,int val
,
862 char *bufPtr
,unsigned int bufSize
,
865 *len
= pvr2_std_id_to_str(bufPtr
,bufSize
,msk
& val
);
869 static int ctrl_std_sym_to_val(struct pvr2_ctrl
*cptr
,
870 const char *bufPtr
,unsigned int bufSize
,
875 ret
= pvr2_std_str_to_id(&id
,bufPtr
,bufSize
);
876 if (ret
< 0) return ret
;
877 if (mskp
) *mskp
= id
;
878 if (valp
) *valp
= id
;
882 static int ctrl_stdcur_get(struct pvr2_ctrl
*cptr
,int *vp
)
884 *vp
= cptr
->hdw
->std_mask_cur
;
888 static int ctrl_stdcur_set(struct pvr2_ctrl
*cptr
,int m
,int v
)
890 struct pvr2_hdw
*hdw
= cptr
->hdw
;
892 ns
= hdw
->std_mask_cur
;
893 ns
= (ns
& ~m
) | (v
& m
);
894 if (ns
== hdw
->std_mask_cur
) return 0;
895 hdw
->std_mask_cur
= ns
;
900 static int ctrl_stdcur_is_dirty(struct pvr2_ctrl
*cptr
)
902 return cptr
->hdw
->std_dirty
!= 0;
905 static void ctrl_stdcur_clear_dirty(struct pvr2_ctrl
*cptr
)
907 cptr
->hdw
->std_dirty
= 0;
910 static int ctrl_signal_get(struct pvr2_ctrl
*cptr
,int *vp
)
912 struct pvr2_hdw
*hdw
= cptr
->hdw
;
913 pvr2_hdw_status_poll(hdw
);
914 *vp
= hdw
->tuner_signal_info
.signal
;
918 static int ctrl_audio_modes_present_get(struct pvr2_ctrl
*cptr
,int *vp
)
921 unsigned int subchan
;
922 struct pvr2_hdw
*hdw
= cptr
->hdw
;
923 pvr2_hdw_status_poll(hdw
);
924 subchan
= hdw
->tuner_signal_info
.rxsubchans
;
925 if (subchan
& V4L2_TUNER_SUB_MONO
) {
926 val
|= (1 << V4L2_TUNER_MODE_MONO
);
928 if (subchan
& V4L2_TUNER_SUB_STEREO
) {
929 val
|= (1 << V4L2_TUNER_MODE_STEREO
);
931 if (subchan
& V4L2_TUNER_SUB_LANG1
) {
932 val
|= (1 << V4L2_TUNER_MODE_LANG1
);
934 if (subchan
& V4L2_TUNER_SUB_LANG2
) {
935 val
|= (1 << V4L2_TUNER_MODE_LANG2
);
942 #define DEFINT(vmin,vmax) \
943 .type = pvr2_ctl_int, \
944 .def.type_int.min_value = vmin, \
945 .def.type_int.max_value = vmax
947 #define DEFENUM(tab) \
948 .type = pvr2_ctl_enum, \
949 .def.type_enum.count = ARRAY_SIZE(tab), \
950 .def.type_enum.value_names = tab
953 .type = pvr2_ctl_bool
955 #define DEFMASK(msk,tab) \
956 .type = pvr2_ctl_bitmask, \
957 .def.type_bitmask.valid_bits = msk, \
958 .def.type_bitmask.bit_names = tab
960 #define DEFREF(vname) \
961 .set_value = ctrl_set_##vname, \
962 .get_value = ctrl_get_##vname, \
963 .is_dirty = ctrl_isdirty_##vname, \
964 .clear_dirty = ctrl_cleardirty_##vname
967 #define VCREATE_FUNCS(vname) \
968 static int ctrl_get_##vname(struct pvr2_ctrl *cptr,int *vp) \
969 {*vp = cptr->hdw->vname##_val; return 0;} \
970 static int ctrl_set_##vname(struct pvr2_ctrl *cptr,int m,int v) \
971 {cptr->hdw->vname##_val = v; cptr->hdw->vname##_dirty = !0; return 0;} \
972 static int ctrl_isdirty_##vname(struct pvr2_ctrl *cptr) \
973 {return cptr->hdw->vname##_dirty != 0;} \
974 static void ctrl_cleardirty_##vname(struct pvr2_ctrl *cptr) \
975 {cptr->hdw->vname##_dirty = 0;}
977 VCREATE_FUNCS(brightness
)
978 VCREATE_FUNCS(contrast
)
979 VCREATE_FUNCS(saturation
)
981 VCREATE_FUNCS(volume
)
982 VCREATE_FUNCS(balance
)
984 VCREATE_FUNCS(treble
)
990 VCREATE_FUNCS(audiomode
)
991 VCREATE_FUNCS(res_hor
)
992 VCREATE_FUNCS(res_ver
)
995 /* Table definition of all controls which can be manipulated */
996 static const struct pvr2_ctl_info control_defs
[] = {
998 .v4l_id
= V4L2_CID_BRIGHTNESS
,
999 .desc
= "Brightness",
1000 .name
= "brightness",
1001 .default_value
= 128,
1005 .v4l_id
= V4L2_CID_CONTRAST
,
1008 .default_value
= 68,
1012 .v4l_id
= V4L2_CID_SATURATION
,
1013 .desc
= "Saturation",
1014 .name
= "saturation",
1015 .default_value
= 64,
1019 .v4l_id
= V4L2_CID_HUE
,
1026 .v4l_id
= V4L2_CID_AUDIO_VOLUME
,
1029 .default_value
= 62000,
1033 .v4l_id
= V4L2_CID_AUDIO_BALANCE
,
1038 DEFINT(-32768,32767),
1040 .v4l_id
= V4L2_CID_AUDIO_BASS
,
1045 DEFINT(-32768,32767),
1047 .v4l_id
= V4L2_CID_AUDIO_TREBLE
,
1052 DEFINT(-32768,32767),
1054 .v4l_id
= V4L2_CID_AUDIO_MUTE
,
1061 .desc
= "Capture crop left margin",
1062 .name
= "crop_left",
1063 .internal_id
= PVR2_CID_CROPL
,
1067 .get_min_value
= ctrl_cropl_min_get
,
1068 .get_max_value
= ctrl_cropl_max_get
,
1069 .get_def_value
= ctrl_get_cropcapdl
,
1071 .desc
= "Capture crop top margin",
1073 .internal_id
= PVR2_CID_CROPT
,
1077 .get_min_value
= ctrl_cropt_min_get
,
1078 .get_max_value
= ctrl_cropt_max_get
,
1079 .get_def_value
= ctrl_get_cropcapdt
,
1081 .desc
= "Capture crop width",
1082 .name
= "crop_width",
1083 .internal_id
= PVR2_CID_CROPW
,
1084 .default_value
= 720,
1087 .get_max_value
= ctrl_cropw_max_get
,
1088 .get_def_value
= ctrl_get_cropcapdw
,
1090 .desc
= "Capture crop height",
1091 .name
= "crop_height",
1092 .internal_id
= PVR2_CID_CROPH
,
1093 .default_value
= 480,
1096 .get_max_value
= ctrl_croph_max_get
,
1097 .get_def_value
= ctrl_get_cropcapdh
,
1099 .desc
= "Capture capability pixel aspect numerator",
1100 .name
= "cropcap_pixel_numerator",
1101 .internal_id
= PVR2_CID_CROPCAPPAN
,
1102 .get_value
= ctrl_get_cropcappan
,
1104 .desc
= "Capture capability pixel aspect denominator",
1105 .name
= "cropcap_pixel_denominator",
1106 .internal_id
= PVR2_CID_CROPCAPPAD
,
1107 .get_value
= ctrl_get_cropcappad
,
1109 .desc
= "Capture capability bounds top",
1110 .name
= "cropcap_bounds_top",
1111 .internal_id
= PVR2_CID_CROPCAPBT
,
1112 .get_value
= ctrl_get_cropcapbt
,
1114 .desc
= "Capture capability bounds left",
1115 .name
= "cropcap_bounds_left",
1116 .internal_id
= PVR2_CID_CROPCAPBL
,
1117 .get_value
= ctrl_get_cropcapbl
,
1119 .desc
= "Capture capability bounds width",
1120 .name
= "cropcap_bounds_width",
1121 .internal_id
= PVR2_CID_CROPCAPBW
,
1122 .get_value
= ctrl_get_cropcapbw
,
1124 .desc
= "Capture capability bounds height",
1125 .name
= "cropcap_bounds_height",
1126 .internal_id
= PVR2_CID_CROPCAPBH
,
1127 .get_value
= ctrl_get_cropcapbh
,
1129 .desc
= "Video Source",
1131 .internal_id
= PVR2_CID_INPUT
,
1132 .default_value
= PVR2_CVAL_INPUT_TV
,
1133 .check_value
= ctrl_check_input
,
1135 DEFENUM(control_values_input
),
1137 .desc
= "Audio Mode",
1138 .name
= "audio_mode",
1139 .internal_id
= PVR2_CID_AUDIOMODE
,
1140 .default_value
= V4L2_TUNER_MODE_STEREO
,
1142 DEFENUM(control_values_audiomode
),
1144 .desc
= "Horizontal capture resolution",
1145 .name
= "resolution_hor",
1146 .internal_id
= PVR2_CID_HRES
,
1147 .default_value
= 720,
1151 .desc
= "Vertical capture resolution",
1152 .name
= "resolution_ver",
1153 .internal_id
= PVR2_CID_VRES
,
1154 .default_value
= 480,
1157 /* Hook in check for video standard and adjust maximum
1158 depending on the standard. */
1159 .get_max_value
= ctrl_vres_max_get
,
1160 .get_min_value
= ctrl_vres_min_get
,
1162 .v4l_id
= V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ
,
1163 .default_value
= V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000
,
1164 .desc
= "Audio Sampling Frequency",
1167 DEFENUM(control_values_srate
),
1169 .desc
= "Tuner Frequency (Hz)",
1170 .name
= "frequency",
1171 .internal_id
= PVR2_CID_FREQUENCY
,
1173 .set_value
= ctrl_freq_set
,
1174 .get_value
= ctrl_freq_get
,
1175 .is_dirty
= ctrl_freq_is_dirty
,
1176 .clear_dirty
= ctrl_freq_clear_dirty
,
1178 /* Hook in check for input value (tv/radio) and adjust
1179 max/min values accordingly */
1180 .get_max_value
= ctrl_freq_max_get
,
1181 .get_min_value
= ctrl_freq_min_get
,
1185 .set_value
= ctrl_channel_set
,
1186 .get_value
= ctrl_channel_get
,
1187 DEFINT(0,FREQTABLE_SIZE
),
1189 .desc
= "Channel Program Frequency",
1190 .name
= "freq_table_value",
1191 .set_value
= ctrl_channelfreq_set
,
1192 .get_value
= ctrl_channelfreq_get
,
1194 /* Hook in check for input value (tv/radio) and adjust
1195 max/min values accordingly */
1196 .get_max_value
= ctrl_freq_max_get
,
1197 .get_min_value
= ctrl_freq_min_get
,
1199 .desc
= "Channel Program ID",
1200 .name
= "freq_table_channel",
1201 .set_value
= ctrl_channelprog_set
,
1202 .get_value
= ctrl_channelprog_get
,
1203 DEFINT(0,FREQTABLE_SIZE
),
1205 .desc
= "Streaming Enabled",
1206 .name
= "streaming_enabled",
1207 .get_value
= ctrl_streamingenabled_get
,
1210 .desc
= "USB Speed",
1211 .name
= "usb_speed",
1212 .get_value
= ctrl_hsm_get
,
1213 DEFENUM(control_values_hsm
),
1215 .desc
= "Master State",
1216 .name
= "master_state",
1217 .get_value
= ctrl_masterstate_get
,
1218 DEFENUM(pvr2_state_names
),
1220 .desc
= "Signal Present",
1221 .name
= "signal_present",
1222 .get_value
= ctrl_signal_get
,
1225 .desc
= "Audio Modes Present",
1226 .name
= "audio_modes_present",
1227 .get_value
= ctrl_audio_modes_present_get
,
1228 /* For this type we "borrow" the V4L2_TUNER_MODE enum from
1229 v4l. Nothing outside of this module cares about this,
1230 but I reuse it in order to also reuse the
1231 control_values_audiomode string table. */
1232 DEFMASK(((1 << V4L2_TUNER_MODE_MONO
)|
1233 (1 << V4L2_TUNER_MODE_STEREO
)|
1234 (1 << V4L2_TUNER_MODE_LANG1
)|
1235 (1 << V4L2_TUNER_MODE_LANG2
)),
1236 control_values_audiomode
),
1238 .desc
= "Video Standards Available Mask",
1239 .name
= "video_standard_mask_available",
1240 .internal_id
= PVR2_CID_STDAVAIL
,
1242 .get_value
= ctrl_stdavail_get
,
1243 .set_value
= ctrl_stdavail_set
,
1244 .val_to_sym
= ctrl_std_val_to_sym
,
1245 .sym_to_val
= ctrl_std_sym_to_val
,
1246 .type
= pvr2_ctl_bitmask
,
1248 .desc
= "Video Standards In Use Mask",
1249 .name
= "video_standard_mask_active",
1250 .internal_id
= PVR2_CID_STDCUR
,
1252 .get_value
= ctrl_stdcur_get
,
1253 .set_value
= ctrl_stdcur_set
,
1254 .is_dirty
= ctrl_stdcur_is_dirty
,
1255 .clear_dirty
= ctrl_stdcur_clear_dirty
,
1256 .val_to_sym
= ctrl_std_val_to_sym
,
1257 .sym_to_val
= ctrl_std_sym_to_val
,
1258 .type
= pvr2_ctl_bitmask
,
1260 .desc
= "Video Standards Detected Mask",
1261 .name
= "video_standard_mask_detected",
1262 .internal_id
= PVR2_CID_STDDETECT
,
1264 .get_value
= ctrl_stddetect_get
,
1265 .val_to_sym
= ctrl_std_val_to_sym
,
1266 .sym_to_val
= ctrl_std_sym_to_val
,
1267 .type
= pvr2_ctl_bitmask
,
1271 #define CTRLDEF_COUNT ARRAY_SIZE(control_defs)
1274 const char *pvr2_config_get_name(enum pvr2_config cfg
)
1277 case pvr2_config_empty
: return "empty";
1278 case pvr2_config_mpeg
: return "mpeg";
1279 case pvr2_config_vbi
: return "vbi";
1280 case pvr2_config_pcm
: return "pcm";
1281 case pvr2_config_rawvideo
: return "raw video";
1287 struct usb_device
*pvr2_hdw_get_dev(struct pvr2_hdw
*hdw
)
1289 return hdw
->usb_dev
;
1293 unsigned long pvr2_hdw_get_sn(struct pvr2_hdw
*hdw
)
1295 return hdw
->serial_number
;
1299 const char *pvr2_hdw_get_bus_info(struct pvr2_hdw
*hdw
)
1301 return hdw
->bus_info
;
1305 const char *pvr2_hdw_get_device_identifier(struct pvr2_hdw
*hdw
)
1307 return hdw
->identifier
;
1311 unsigned long pvr2_hdw_get_cur_freq(struct pvr2_hdw
*hdw
)
1313 return hdw
->freqSelector
? hdw
->freqValTelevision
: hdw
->freqValRadio
;
1316 /* Set the currently tuned frequency and account for all possible
1317 driver-core side effects of this action. */
1318 static void pvr2_hdw_set_cur_freq(struct pvr2_hdw
*hdw
,unsigned long val
)
1320 if (hdw
->input_val
== PVR2_CVAL_INPUT_RADIO
) {
1321 if (hdw
->freqSelector
) {
1322 /* Swing over to radio frequency selection */
1323 hdw
->freqSelector
= 0;
1324 hdw
->freqDirty
= !0;
1326 if (hdw
->freqValRadio
!= val
) {
1327 hdw
->freqValRadio
= val
;
1328 hdw
->freqSlotRadio
= 0;
1329 hdw
->freqDirty
= !0;
1332 if (!(hdw
->freqSelector
)) {
1333 /* Swing over to television frequency selection */
1334 hdw
->freqSelector
= 1;
1335 hdw
->freqDirty
= !0;
1337 if (hdw
->freqValTelevision
!= val
) {
1338 hdw
->freqValTelevision
= val
;
1339 hdw
->freqSlotTelevision
= 0;
1340 hdw
->freqDirty
= !0;
1345 int pvr2_hdw_get_unit_number(struct pvr2_hdw
*hdw
)
1347 return hdw
->unit_number
;
1351 /* Attempt to locate one of the given set of files. Messages are logged
1352 appropriate to what has been found. The return value will be 0 or
1353 greater on success (it will be the index of the file name found) and
1354 fw_entry will be filled in. Otherwise a negative error is returned on
1355 failure. If the return value is -ENOENT then no viable firmware file
1356 could be located. */
1357 static int pvr2_locate_firmware(struct pvr2_hdw
*hdw
,
1358 const struct firmware
**fw_entry
,
1359 const char *fwtypename
,
1360 unsigned int fwcount
,
1361 const char *fwnames
[])
1365 for (idx
= 0; idx
< fwcount
; idx
++) {
1366 ret
= request_firmware(fw_entry
,
1368 &hdw
->usb_dev
->dev
);
1370 trace_firmware("Located %s firmware: %s; uploading...",
1375 if (ret
== -ENOENT
) continue;
1376 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1377 "request_firmware fatal error with code=%d",ret
);
1380 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1381 "***WARNING*** Device %s firmware seems to be missing.",
1383 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1384 "Did you install the pvrusb2 firmware files in their proper location?");
1386 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1387 "request_firmware unable to locate %s file %s",
1388 fwtypename
,fwnames
[0]);
1390 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1391 "request_firmware unable to locate one of the following %s files:",
1393 for (idx
= 0; idx
< fwcount
; idx
++) {
1394 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1395 "request_firmware: Failed to find %s",
1404 * pvr2_upload_firmware1().
1406 * Send the 8051 firmware to the device. After the upload, arrange for
1407 * device to re-enumerate.
1409 * NOTE : the pointer to the firmware data given by request_firmware()
1410 * is not suitable for an usb transaction.
1413 static int pvr2_upload_firmware1(struct pvr2_hdw
*hdw
)
1415 const struct firmware
*fw_entry
= NULL
;
1418 unsigned int fwsize
;
1422 if (!hdw
->hdw_desc
->fx2_firmware
.cnt
) {
1423 hdw
->fw1_state
= FW1_STATE_OK
;
1424 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1425 "Connected device type defines no firmware to upload; ignoring firmware");
1429 hdw
->fw1_state
= FW1_STATE_FAILED
; // default result
1431 trace_firmware("pvr2_upload_firmware1");
1433 ret
= pvr2_locate_firmware(hdw
,&fw_entry
,"fx2 controller",
1434 hdw
->hdw_desc
->fx2_firmware
.cnt
,
1435 hdw
->hdw_desc
->fx2_firmware
.lst
);
1437 if (ret
== -ENOENT
) hdw
->fw1_state
= FW1_STATE_MISSING
;
1441 usb_clear_halt(hdw
->usb_dev
, usb_sndbulkpipe(hdw
->usb_dev
, 0 & 0x7f));
1443 pipe
= usb_sndctrlpipe(hdw
->usb_dev
, 0);
1444 fwsize
= fw_entry
->size
;
1446 if ((fwsize
!= 0x2000) &&
1447 (!(hdw
->hdw_desc
->flag_fx2_16kb
&& (fwsize
== 0x4000)))) {
1448 if (hdw
->hdw_desc
->flag_fx2_16kb
) {
1449 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1450 "Wrong fx2 firmware size (expected 8192 or 16384, got %u)",
1453 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1454 "Wrong fx2 firmware size (expected 8192, got %u)",
1457 release_firmware(fw_entry
);
1461 fw_ptr
= kmalloc(0x800, GFP_KERNEL
);
1462 if (fw_ptr
== NULL
){
1463 release_firmware(fw_entry
);
1467 /* We have to hold the CPU during firmware upload. */
1468 pvr2_hdw_cpureset_assert(hdw
,1);
1470 /* upload the firmware to address 0000-1fff in 2048 (=0x800) bytes
1474 for (address
= 0; address
< fwsize
; address
+= 0x800) {
1475 memcpy(fw_ptr
, fw_entry
->data
+ address
, 0x800);
1476 ret
+= usb_control_msg(hdw
->usb_dev
, pipe
, 0xa0, 0x40, address
,
1477 0, fw_ptr
, 0x800, HZ
);
1480 trace_firmware("Upload done, releasing device's CPU");
1482 /* Now release the CPU. It will disconnect and reconnect later. */
1483 pvr2_hdw_cpureset_assert(hdw
,0);
1486 release_firmware(fw_entry
);
1488 trace_firmware("Upload done (%d bytes sent)",ret
);
1490 /* We should have written fwsize bytes */
1491 if (ret
== fwsize
) {
1492 hdw
->fw1_state
= FW1_STATE_RELOAD
;
1501 * pvr2_upload_firmware2()
1503 * This uploads encoder firmware on endpoint 2.
1507 int pvr2_upload_firmware2(struct pvr2_hdw
*hdw
)
1509 const struct firmware
*fw_entry
= NULL
;
1511 unsigned int pipe
, fw_len
, fw_done
, bcnt
, icnt
;
1515 static const char *fw_files
[] = {
1516 CX2341X_FIRM_ENC_FILENAME
,
1519 if (hdw
->hdw_desc
->flag_skip_cx23416_firmware
) {
1523 trace_firmware("pvr2_upload_firmware2");
1525 ret
= pvr2_locate_firmware(hdw
,&fw_entry
,"encoder",
1526 ARRAY_SIZE(fw_files
), fw_files
);
1527 if (ret
< 0) return ret
;
1530 /* Since we're about to completely reinitialize the encoder,
1531 invalidate our cached copy of its configuration state. Next
1532 time we configure the encoder, then we'll fully configure it. */
1533 hdw
->enc_cur_valid
= 0;
1535 /* Encoder is about to be reset so note that as far as we're
1536 concerned now, the encoder has never been run. */
1537 del_timer_sync(&hdw
->encoder_run_timer
);
1538 if (hdw
->state_encoder_runok
) {
1539 hdw
->state_encoder_runok
= 0;
1540 trace_stbit("state_encoder_runok",hdw
->state_encoder_runok
);
1543 /* First prepare firmware loading */
1544 ret
|= pvr2_write_register(hdw
, 0x0048, 0xffffffff); /*interrupt mask*/
1545 ret
|= pvr2_hdw_gpio_chg_dir(hdw
,0xffffffff,0x00000088); /*gpio dir*/
1546 ret
|= pvr2_hdw_gpio_chg_out(hdw
,0xffffffff,0x00000008); /*gpio output state*/
1547 ret
|= pvr2_hdw_cmd_deep_reset(hdw
);
1548 ret
|= pvr2_write_register(hdw
, 0xa064, 0x00000000); /*APU command*/
1549 ret
|= pvr2_hdw_gpio_chg_dir(hdw
,0xffffffff,0x00000408); /*gpio dir*/
1550 ret
|= pvr2_hdw_gpio_chg_out(hdw
,0xffffffff,0x00000008); /*gpio output state*/
1551 ret
|= pvr2_write_register(hdw
, 0x9058, 0xffffffed); /*VPU ctrl*/
1552 ret
|= pvr2_write_register(hdw
, 0x9054, 0xfffffffd); /*reset hw blocks*/
1553 ret
|= pvr2_write_register(hdw
, 0x07f8, 0x80000800); /*encoder SDRAM refresh*/
1554 ret
|= pvr2_write_register(hdw
, 0x07fc, 0x0000001a); /*encoder SDRAM pre-charge*/
1555 ret
|= pvr2_write_register(hdw
, 0x0700, 0x00000000); /*I2C clock*/
1556 ret
|= pvr2_write_register(hdw
, 0xaa00, 0x00000000); /*unknown*/
1557 ret
|= pvr2_write_register(hdw
, 0xaa04, 0x00057810); /*unknown*/
1558 ret
|= pvr2_write_register(hdw
, 0xaa10, 0x00148500); /*unknown*/
1559 ret
|= pvr2_write_register(hdw
, 0xaa18, 0x00840000); /*unknown*/
1560 ret
|= pvr2_issue_simple_cmd(hdw
,FX2CMD_FWPOST1
);
1561 ret
|= pvr2_issue_simple_cmd(hdw
,FX2CMD_MEMSEL
| (1 << 8) | (0 << 16));
1564 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1565 "firmware2 upload prep failed, ret=%d",ret
);
1566 release_firmware(fw_entry
);
1570 /* Now send firmware */
1572 fw_len
= fw_entry
->size
;
1574 if (fw_len
% sizeof(u32
)) {
1575 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1576 "size of %s firmware must be a multiple of %zu bytes",
1577 fw_files
[fwidx
],sizeof(u32
));
1578 release_firmware(fw_entry
);
1583 fw_ptr
= kmalloc(FIRMWARE_CHUNK_SIZE
, GFP_KERNEL
);
1584 if (fw_ptr
== NULL
){
1585 release_firmware(fw_entry
);
1586 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1587 "failed to allocate memory for firmware2 upload");
1592 pipe
= usb_sndbulkpipe(hdw
->usb_dev
, PVR2_FIRMWARE_ENDPOINT
);
1595 for (fw_done
= 0; fw_done
< fw_len
;) {
1596 bcnt
= fw_len
- fw_done
;
1597 if (bcnt
> FIRMWARE_CHUNK_SIZE
) bcnt
= FIRMWARE_CHUNK_SIZE
;
1598 memcpy(fw_ptr
, fw_entry
->data
+ fw_done
, bcnt
);
1599 /* Usbsnoop log shows that we must swap bytes... */
1600 /* Some background info: The data being swapped here is a
1601 firmware image destined for the mpeg encoder chip that
1602 lives at the other end of a USB endpoint. The encoder
1603 chip always talks in 32 bit chunks and its storage is
1604 organized into 32 bit words. However from the file
1605 system to the encoder chip everything is purely a byte
1606 stream. The firmware file's contents are always 32 bit
1607 swapped from what the encoder expects. Thus the need
1608 always exists to swap the bytes regardless of the endian
1609 type of the host processor and therefore swab32() makes
1611 for (icnt
= 0; icnt
< bcnt
/4 ; icnt
++)
1612 ((u32
*)fw_ptr
)[icnt
] = swab32(((u32
*)fw_ptr
)[icnt
]);
1614 ret
|= usb_bulk_msg(hdw
->usb_dev
, pipe
, fw_ptr
,bcnt
,
1615 &actual_length
, HZ
);
1616 ret
|= (actual_length
!= bcnt
);
1621 trace_firmware("upload of %s : %i / %i ",
1622 fw_files
[fwidx
],fw_done
,fw_len
);
1625 release_firmware(fw_entry
);
1628 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1629 "firmware2 upload transfer failure");
1635 ret
|= pvr2_write_register(hdw
, 0x9054, 0xffffffff); /*reset hw blocks*/
1636 ret
|= pvr2_write_register(hdw
, 0x9058, 0xffffffe8); /*VPU ctrl*/
1637 ret
|= pvr2_issue_simple_cmd(hdw
,FX2CMD_MEMSEL
| (1 << 8) | (0 << 16));
1640 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1641 "firmware2 upload post-proc failure");
1645 if (hdw
->hdw_desc
->signal_routing_scheme
==
1646 PVR2_ROUTING_SCHEME_GOTVIEW
) {
1647 /* Ensure that GPIO 11 is set to output for GOTVIEW
1649 pvr2_hdw_gpio_chg_dir(hdw
,(1 << 11),~0);
1655 static const char *pvr2_get_state_name(unsigned int st
)
1657 if (st
< ARRAY_SIZE(pvr2_state_names
)) {
1658 return pvr2_state_names
[st
];
1663 static int pvr2_decoder_enable(struct pvr2_hdw
*hdw
,int enablefl
)
1665 /* Even though we really only care about the video decoder chip at
1666 this point, we'll broadcast stream on/off to all sub-devices
1667 anyway, just in case somebody else wants to hear the
1669 pvr2_trace(PVR2_TRACE_CHIPS
, "subdev v4l2 stream=%s",
1670 (enablefl
? "on" : "off"));
1671 v4l2_device_call_all(&hdw
->v4l2_dev
, 0, video
, s_stream
, enablefl
);
1672 v4l2_device_call_all(&hdw
->v4l2_dev
, 0, audio
, s_stream
, enablefl
);
1673 if (hdw
->decoder_client_id
) {
1674 /* We get here if the encoder has been noticed. Otherwise
1675 we'll issue a warning to the user (which should
1676 normally never happen). */
1679 if (!hdw
->flag_decoder_missed
) {
1680 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1681 "WARNING: No decoder present");
1682 hdw
->flag_decoder_missed
= !0;
1683 trace_stbit("flag_decoder_missed",
1684 hdw
->flag_decoder_missed
);
1690 int pvr2_hdw_get_state(struct pvr2_hdw
*hdw
)
1692 return hdw
->master_state
;
1696 static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw
*hdw
)
1698 if (!hdw
->flag_tripped
) return 0;
1699 hdw
->flag_tripped
= 0;
1700 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1701 "Clearing driver error statuss");
1706 int pvr2_hdw_untrip(struct pvr2_hdw
*hdw
)
1709 LOCK_TAKE(hdw
->big_lock
); do {
1710 fl
= pvr2_hdw_untrip_unlocked(hdw
);
1711 } while (0); LOCK_GIVE(hdw
->big_lock
);
1712 if (fl
) pvr2_hdw_state_sched(hdw
);
1719 int pvr2_hdw_get_streaming(struct pvr2_hdw
*hdw
)
1721 return hdw
->state_pipeline_req
!= 0;
1725 int pvr2_hdw_set_streaming(struct pvr2_hdw
*hdw
,int enable_flag
)
1728 LOCK_TAKE(hdw
->big_lock
); do {
1729 pvr2_hdw_untrip_unlocked(hdw
);
1730 if ((!enable_flag
) != !(hdw
->state_pipeline_req
)) {
1731 hdw
->state_pipeline_req
= enable_flag
!= 0;
1732 pvr2_trace(PVR2_TRACE_START_STOP
,
1733 "/*--TRACE_STREAM--*/ %s",
1734 enable_flag
? "enable" : "disable");
1736 pvr2_hdw_state_sched(hdw
);
1737 } while (0); LOCK_GIVE(hdw
->big_lock
);
1738 if ((ret
= pvr2_hdw_wait(hdw
,0)) < 0) return ret
;
1740 while ((st
= hdw
->master_state
) != PVR2_STATE_RUN
) {
1741 if (st
!= PVR2_STATE_READY
) return -EIO
;
1742 if ((ret
= pvr2_hdw_wait(hdw
,st
)) < 0) return ret
;
1749 int pvr2_hdw_set_stream_type(struct pvr2_hdw
*hdw
,enum pvr2_config config
)
1752 LOCK_TAKE(hdw
->big_lock
);
1753 if ((fl
= (hdw
->desired_stream_type
!= config
)) != 0) {
1754 hdw
->desired_stream_type
= config
;
1755 hdw
->state_pipeline_config
= 0;
1756 trace_stbit("state_pipeline_config",
1757 hdw
->state_pipeline_config
);
1758 pvr2_hdw_state_sched(hdw
);
1760 LOCK_GIVE(hdw
->big_lock
);
1762 return pvr2_hdw_wait(hdw
,0);
1766 static int get_default_tuner_type(struct pvr2_hdw
*hdw
)
1768 int unit_number
= hdw
->unit_number
;
1770 if ((unit_number
>= 0) && (unit_number
< PVR_NUM
)) {
1771 tp
= tuner
[unit_number
];
1773 if (tp
< 0) return -EINVAL
;
1774 hdw
->tuner_type
= tp
;
1775 hdw
->tuner_updated
= !0;
1780 static v4l2_std_id
get_default_standard(struct pvr2_hdw
*hdw
)
1782 int unit_number
= hdw
->unit_number
;
1784 if ((unit_number
>= 0) && (unit_number
< PVR_NUM
)) {
1785 tp
= video_std
[unit_number
];
1792 static unsigned int get_default_error_tolerance(struct pvr2_hdw
*hdw
)
1794 int unit_number
= hdw
->unit_number
;
1796 if ((unit_number
>= 0) && (unit_number
< PVR_NUM
)) {
1797 tp
= tolerance
[unit_number
];
1803 static int pvr2_hdw_check_firmware(struct pvr2_hdw
*hdw
)
1805 /* Try a harmless request to fetch the eeprom's address over
1806 endpoint 1. See what happens. Only the full FX2 image can
1807 respond to this. If this probe fails then likely the FX2
1808 firmware needs be loaded. */
1810 LOCK_TAKE(hdw
->ctl_lock
); do {
1811 hdw
->cmd_buffer
[0] = FX2CMD_GET_EEPROM_ADDR
;
1812 result
= pvr2_send_request_ex(hdw
,HZ
*1,!0,
1815 if (result
< 0) break;
1816 } while(0); LOCK_GIVE(hdw
->ctl_lock
);
1818 pvr2_trace(PVR2_TRACE_INIT
,
1819 "Probe of device endpoint 1 result status %d",
1822 pvr2_trace(PVR2_TRACE_INIT
,
1823 "Probe of device endpoint 1 succeeded");
1828 struct pvr2_std_hack
{
1829 v4l2_std_id pat
; /* Pattern to match */
1830 v4l2_std_id msk
; /* Which bits we care about */
1831 v4l2_std_id std
; /* What additional standards or default to set */
1834 /* This data structure labels specific combinations of standards from
1835 tveeprom that we'll try to recognize. If we recognize one, then assume
1836 a specified default standard to use. This is here because tveeprom only
1837 tells us about available standards not the intended default standard (if
1838 any) for the device in question. We guess the default based on what has
1839 been reported as available. Note that this is only for guessing a
1840 default - which can always be overridden explicitly - and if the user
1841 has otherwise named a default then that default will always be used in
1842 place of this table. */
1843 static const struct pvr2_std_hack std_eeprom_maps
[] = {
1845 .pat
= V4L2_STD_B
|V4L2_STD_GH
,
1846 .std
= V4L2_STD_PAL_B
|V4L2_STD_PAL_B1
|V4L2_STD_PAL_G
,
1850 .std
= V4L2_STD_NTSC_M
,
1853 .pat
= V4L2_STD_PAL_I
,
1854 .std
= V4L2_STD_PAL_I
,
1857 .pat
= V4L2_STD_SECAM_L
|V4L2_STD_SECAM_LC
,
1858 .std
= V4L2_STD_SECAM_L
|V4L2_STD_SECAM_LC
,
1862 .std
= V4L2_STD_PAL_D
|V4L2_STD_PAL_D1
|V4L2_STD_PAL_K
,
1866 static void pvr2_hdw_setup_std(struct pvr2_hdw
*hdw
)
1870 v4l2_std_id std1
,std2
,std3
;
1872 std1
= get_default_standard(hdw
);
1873 std3
= std1
? 0 : hdw
->hdw_desc
->default_std_mask
;
1875 bcnt
= pvr2_std_id_to_str(buf
,sizeof(buf
),hdw
->std_mask_eeprom
);
1876 pvr2_trace(PVR2_TRACE_STD
,
1877 "Supported video standard(s) reported available in hardware: %.*s",
1880 hdw
->std_mask_avail
= hdw
->std_mask_eeprom
;
1882 std2
= (std1
|std3
) & ~hdw
->std_mask_avail
;
1884 bcnt
= pvr2_std_id_to_str(buf
,sizeof(buf
),std2
);
1885 pvr2_trace(PVR2_TRACE_STD
,
1886 "Expanding supported video standards to include: %.*s",
1888 hdw
->std_mask_avail
|= std2
;
1891 hdw
->std_info_cur
.def
.type_bitmask
.valid_bits
= hdw
->std_mask_avail
;
1894 bcnt
= pvr2_std_id_to_str(buf
,sizeof(buf
),std1
);
1895 pvr2_trace(PVR2_TRACE_STD
,
1896 "Initial video standard forced to %.*s",
1898 hdw
->std_mask_cur
= std1
;
1899 hdw
->std_dirty
= !0;
1903 bcnt
= pvr2_std_id_to_str(buf
,sizeof(buf
),std3
);
1904 pvr2_trace(PVR2_TRACE_STD
,
1905 "Initial video standard (determined by device type): %.*s",
1907 hdw
->std_mask_cur
= std3
;
1908 hdw
->std_dirty
= !0;
1914 for (idx
= 0; idx
< ARRAY_SIZE(std_eeprom_maps
); idx
++) {
1915 if (std_eeprom_maps
[idx
].msk
?
1916 ((std_eeprom_maps
[idx
].pat
^
1917 hdw
->std_mask_eeprom
) &
1918 std_eeprom_maps
[idx
].msk
) :
1919 (std_eeprom_maps
[idx
].pat
!=
1920 hdw
->std_mask_eeprom
)) continue;
1921 bcnt
= pvr2_std_id_to_str(buf
,sizeof(buf
),
1922 std_eeprom_maps
[idx
].std
);
1923 pvr2_trace(PVR2_TRACE_STD
,
1924 "Initial video standard guessed as %.*s",
1926 hdw
->std_mask_cur
= std_eeprom_maps
[idx
].std
;
1927 hdw
->std_dirty
= !0;
1935 static unsigned int pvr2_copy_i2c_addr_list(
1936 unsigned short *dst
, const unsigned char *src
,
1937 unsigned int dst_max
)
1939 unsigned int cnt
= 0;
1941 while (src
[cnt
] && (cnt
+ 1) < dst_max
) {
1942 dst
[cnt
] = src
[cnt
];
1945 dst
[cnt
] = I2C_CLIENT_END
;
1950 static void pvr2_hdw_cx25840_vbi_hack(struct pvr2_hdw
*hdw
)
1953 Mike Isely <isely@pobox.com> 19-Nov-2006 - This bit of nuttiness
1954 for cx25840 causes that module to correctly set up its video
1955 scaling. This is really a problem in the cx25840 module itself,
1956 but we work around it here. The problem has not been seen in
1957 ivtv because there VBI is supported and set up. We don't do VBI
1958 here (at least not yet) and thus we never attempted to even set
1961 struct v4l2_format fmt
;
1962 if (hdw
->decoder_client_id
!= PVR2_CLIENT_ID_CX25840
) {
1963 /* We're not using a cx25840 so don't enable the hack */
1967 pvr2_trace(PVR2_TRACE_INIT
,
1968 "Module ID %u: Executing cx25840 VBI hack",
1969 hdw
->decoder_client_id
);
1970 memset(&fmt
, 0, sizeof(fmt
));
1971 fmt
.type
= V4L2_BUF_TYPE_SLICED_VBI_CAPTURE
;
1972 fmt
.fmt
.sliced
.service_lines
[0][21] = V4L2_SLICED_CAPTION_525
;
1973 fmt
.fmt
.sliced
.service_lines
[1][21] = V4L2_SLICED_CAPTION_525
;
1974 v4l2_device_call_all(&hdw
->v4l2_dev
, hdw
->decoder_client_id
,
1975 vbi
, s_sliced_fmt
, &fmt
.fmt
.sliced
);
1979 static int pvr2_hdw_load_subdev(struct pvr2_hdw
*hdw
,
1980 const struct pvr2_device_client_desc
*cd
)
1984 struct v4l2_subdev
*sd
;
1985 unsigned int i2ccnt
;
1986 const unsigned char *p
;
1987 /* Arbitrary count - max # i2c addresses we will probe */
1988 unsigned short i2caddr
[25];
1990 mid
= cd
->module_id
;
1991 fname
= (mid
< ARRAY_SIZE(module_names
)) ? module_names
[mid
] : NULL
;
1993 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
1994 "Module ID %u for device %s has no name? The driver might have a configuration problem.",
1996 hdw
->hdw_desc
->description
);
1999 pvr2_trace(PVR2_TRACE_INIT
,
2000 "Module ID %u (%s) for device %s being loaded...",
2002 hdw
->hdw_desc
->description
);
2004 i2ccnt
= pvr2_copy_i2c_addr_list(i2caddr
, cd
->i2c_address_list
,
2005 ARRAY_SIZE(i2caddr
));
2006 if (!i2ccnt
&& ((p
= (mid
< ARRAY_SIZE(module_i2c_addresses
)) ?
2007 module_i2c_addresses
[mid
] : NULL
) != NULL
)) {
2008 /* Second chance: Try default i2c address list */
2009 i2ccnt
= pvr2_copy_i2c_addr_list(i2caddr
, p
,
2010 ARRAY_SIZE(i2caddr
));
2012 pvr2_trace(PVR2_TRACE_INIT
,
2013 "Module ID %u: Using default i2c address list",
2019 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
2020 "Module ID %u (%s) for device %s: No i2c addresses. The driver might have a configuration problem.",
2021 mid
, fname
, hdw
->hdw_desc
->description
);
2026 pvr2_trace(PVR2_TRACE_INIT
,
2027 "Module ID %u: Setting up with specified i2c address 0x%x",
2029 sd
= v4l2_i2c_new_subdev(&hdw
->v4l2_dev
, &hdw
->i2c_adap
,
2030 fname
, i2caddr
[0], NULL
);
2032 pvr2_trace(PVR2_TRACE_INIT
,
2033 "Module ID %u: Setting up with address probe list",
2035 sd
= v4l2_i2c_new_subdev(&hdw
->v4l2_dev
, &hdw
->i2c_adap
,
2040 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
2041 "Module ID %u (%s) for device %s failed to load. Possible missing sub-device kernel module or initialization failure within module.",
2042 mid
, fname
, hdw
->hdw_desc
->description
);
2046 /* Tag this sub-device instance with the module ID we know about.
2047 In other places we'll use that tag to determine if the instance
2048 requires special handling. */
2051 pvr2_trace(PVR2_TRACE_INFO
, "Attached sub-driver %s", fname
);
2054 /* client-specific setup... */
2056 case PVR2_CLIENT_ID_CX25840
:
2057 case PVR2_CLIENT_ID_SAA7115
:
2058 hdw
->decoder_client_id
= mid
;
2067 static void pvr2_hdw_load_modules(struct pvr2_hdw
*hdw
)
2070 const struct pvr2_string_table
*cm
;
2071 const struct pvr2_device_client_table
*ct
;
2074 cm
= &hdw
->hdw_desc
->client_modules
;
2075 for (idx
= 0; idx
< cm
->cnt
; idx
++) {
2076 request_module(cm
->lst
[idx
]);
2079 ct
= &hdw
->hdw_desc
->client_table
;
2080 for (idx
= 0; idx
< ct
->cnt
; idx
++) {
2081 if (pvr2_hdw_load_subdev(hdw
, &ct
->lst
[idx
]) < 0) okFl
= 0;
2084 hdw
->flag_modulefail
= !0;
2085 pvr2_hdw_render_useless(hdw
);
2090 static void pvr2_hdw_setup_low(struct pvr2_hdw
*hdw
)
2094 struct pvr2_ctrl
*cptr
;
2096 if (hdw
->hdw_desc
->fx2_firmware
.cnt
) {
2099 (hdw
->usb_intf
->cur_altsetting
->desc
.bNumEndpoints
2102 pvr2_trace(PVR2_TRACE_INIT
,
2103 "USB endpoint config looks strange; possibly firmware needs to be loaded");
2107 reloadFl
= !pvr2_hdw_check_firmware(hdw
);
2109 pvr2_trace(PVR2_TRACE_INIT
,
2110 "Check for FX2 firmware failed; possibly firmware needs to be loaded");
2114 if (pvr2_upload_firmware1(hdw
) != 0) {
2115 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
2116 "Failure uploading firmware1");
2121 hdw
->fw1_state
= FW1_STATE_OK
;
2123 if (!pvr2_hdw_dev_ok(hdw
)) return;
2125 hdw
->force_dirty
= !0;
2127 if (!hdw
->hdw_desc
->flag_no_powerup
) {
2128 pvr2_hdw_cmd_powerup(hdw
);
2129 if (!pvr2_hdw_dev_ok(hdw
)) return;
2132 /* Take the IR chip out of reset, if appropriate */
2133 if (hdw
->ir_scheme_active
== PVR2_IR_SCHEME_ZILOG
) {
2134 pvr2_issue_simple_cmd(hdw
,
2135 FX2CMD_HCW_ZILOG_RESET
|
2140 // This step MUST happen after the earlier powerup step.
2141 pvr2_i2c_core_init(hdw
);
2142 if (!pvr2_hdw_dev_ok(hdw
)) return;
2144 pvr2_hdw_load_modules(hdw
);
2145 if (!pvr2_hdw_dev_ok(hdw
)) return;
2147 v4l2_device_call_all(&hdw
->v4l2_dev
, 0, core
, load_fw
);
2149 for (idx
= 0; idx
< CTRLDEF_COUNT
; idx
++) {
2150 cptr
= hdw
->controls
+ idx
;
2151 if (cptr
->info
->skip_init
) continue;
2152 if (!cptr
->info
->set_value
) continue;
2153 cptr
->info
->set_value(cptr
,~0,cptr
->info
->default_value
);
2156 pvr2_hdw_cx25840_vbi_hack(hdw
);
2158 /* Set up special default values for the television and radio
2159 frequencies here. It's not really important what these defaults
2160 are, but I set them to something usable in the Chicago area just
2161 to make driver testing a little easier. */
2163 hdw
->freqValTelevision
= default_tv_freq
;
2164 hdw
->freqValRadio
= default_radio_freq
;
2166 // Do not use pvr2_reset_ctl_endpoints() here. It is not
2167 // thread-safe against the normal pvr2_send_request() mechanism.
2168 // (We should make it thread safe).
2170 if (hdw
->hdw_desc
->flag_has_hauppauge_rom
) {
2171 ret
= pvr2_hdw_get_eeprom_addr(hdw
);
2172 if (!pvr2_hdw_dev_ok(hdw
)) return;
2174 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
2175 "Unable to determine location of eeprom, skipping");
2177 hdw
->eeprom_addr
= ret
;
2178 pvr2_eeprom_analyze(hdw
);
2179 if (!pvr2_hdw_dev_ok(hdw
)) return;
2182 hdw
->tuner_type
= hdw
->hdw_desc
->default_tuner_type
;
2183 hdw
->tuner_updated
= !0;
2184 hdw
->std_mask_eeprom
= V4L2_STD_ALL
;
2187 if (hdw
->serial_number
) {
2188 idx
= scnprintf(hdw
->identifier
, sizeof(hdw
->identifier
) - 1,
2189 "sn-%lu", hdw
->serial_number
);
2190 } else if (hdw
->unit_number
>= 0) {
2191 idx
= scnprintf(hdw
->identifier
, sizeof(hdw
->identifier
) - 1,
2193 hdw
->unit_number
+ 'a');
2195 idx
= scnprintf(hdw
->identifier
, sizeof(hdw
->identifier
) - 1,
2198 hdw
->identifier
[idx
] = 0;
2200 pvr2_hdw_setup_std(hdw
);
2202 if (!get_default_tuner_type(hdw
)) {
2203 pvr2_trace(PVR2_TRACE_INIT
,
2204 "pvr2_hdw_setup: Tuner type overridden to %d",
2209 if (!pvr2_hdw_dev_ok(hdw
)) return;
2211 if (hdw
->hdw_desc
->signal_routing_scheme
==
2212 PVR2_ROUTING_SCHEME_GOTVIEW
) {
2213 /* Ensure that GPIO 11 is set to output for GOTVIEW
2215 pvr2_hdw_gpio_chg_dir(hdw
,(1 << 11),~0);
2218 pvr2_hdw_commit_setup(hdw
);
2220 hdw
->vid_stream
= pvr2_stream_create();
2221 if (!pvr2_hdw_dev_ok(hdw
)) return;
2222 pvr2_trace(PVR2_TRACE_INIT
,
2223 "pvr2_hdw_setup: video stream is %p",hdw
->vid_stream
);
2224 if (hdw
->vid_stream
) {
2225 idx
= get_default_error_tolerance(hdw
);
2227 pvr2_trace(PVR2_TRACE_INIT
,
2228 "pvr2_hdw_setup: video stream %p setting tolerance %u",
2229 hdw
->vid_stream
,idx
);
2231 pvr2_stream_setup(hdw
->vid_stream
,hdw
->usb_dev
,
2232 PVR2_VID_ENDPOINT
,idx
);
2235 if (!pvr2_hdw_dev_ok(hdw
)) return;
2237 hdw
->flag_init_ok
= !0;
2239 pvr2_hdw_state_sched(hdw
);
2243 /* Set up the structure and attempt to put the device into a usable state.
2244 This can be a time-consuming operation, which is why it is not done
2245 internally as part of the create() step. */
2246 static void pvr2_hdw_setup(struct pvr2_hdw
*hdw
)
2248 pvr2_trace(PVR2_TRACE_INIT
,"pvr2_hdw_setup(hdw=%p) begin",hdw
);
2250 pvr2_hdw_setup_low(hdw
);
2251 pvr2_trace(PVR2_TRACE_INIT
,
2252 "pvr2_hdw_setup(hdw=%p) done, ok=%d init_ok=%d",
2253 hdw
,pvr2_hdw_dev_ok(hdw
),hdw
->flag_init_ok
);
2254 if (pvr2_hdw_dev_ok(hdw
)) {
2255 if (hdw
->flag_init_ok
) {
2258 "Device initialization completed successfully.");
2261 if (hdw
->fw1_state
== FW1_STATE_RELOAD
) {
2264 "Device microcontroller firmware (re)loaded; it should now reset and reconnect.");
2268 PVR2_TRACE_ERROR_LEGS
,
2269 "Device initialization was not successful.");
2270 if (hdw
->fw1_state
== FW1_STATE_MISSING
) {
2272 PVR2_TRACE_ERROR_LEGS
,
2273 "Giving up since device microcontroller firmware appears to be missing.");
2277 if (hdw
->flag_modulefail
) {
2279 PVR2_TRACE_ERROR_LEGS
,
2280 "***WARNING*** pvrusb2 driver initialization failed due to the failure of one or more sub-device kernel modules.");
2282 PVR2_TRACE_ERROR_LEGS
,
2283 "You need to resolve the failing condition before this driver can function. There should be some earlier messages giving more information about the problem.");
2288 PVR2_TRACE_ERROR_LEGS
,
2289 "Attempting pvrusb2 recovery by reloading primary firmware.");
2291 PVR2_TRACE_ERROR_LEGS
,
2292 "If this works, device should disconnect and reconnect in a sane state.");
2293 hdw
->fw1_state
= FW1_STATE_UNKNOWN
;
2294 pvr2_upload_firmware1(hdw
);
2297 PVR2_TRACE_ERROR_LEGS
,
2298 "***WARNING*** pvrusb2 device hardware appears to be jammed and I can't clear it.");
2300 PVR2_TRACE_ERROR_LEGS
,
2301 "You might need to power cycle the pvrusb2 device in order to recover.");
2304 pvr2_trace(PVR2_TRACE_INIT
,"pvr2_hdw_setup(hdw=%p) end",hdw
);
2308 /* Perform second stage initialization. Set callback pointer first so that
2309 we can avoid a possible initialization race (if the kernel thread runs
2310 before the callback has been set). */
2311 int pvr2_hdw_initialize(struct pvr2_hdw
*hdw
,
2312 void (*callback_func
)(void *),
2313 void *callback_data
)
2315 LOCK_TAKE(hdw
->big_lock
); do {
2316 if (hdw
->flag_disconnected
) {
2317 /* Handle a race here: If we're already
2318 disconnected by this point, then give up. If we
2319 get past this then we'll remain connected for
2320 the duration of initialization since the entire
2321 initialization sequence is now protected by the
2325 hdw
->state_data
= callback_data
;
2326 hdw
->state_func
= callback_func
;
2327 pvr2_hdw_setup(hdw
);
2328 } while (0); LOCK_GIVE(hdw
->big_lock
);
2329 return hdw
->flag_init_ok
;
2333 /* Create, set up, and return a structure for interacting with the
2334 underlying hardware. */
2335 struct pvr2_hdw
*pvr2_hdw_create(struct usb_interface
*intf
,
2336 const struct usb_device_id
*devid
)
2338 unsigned int idx
,cnt1
,cnt2
,m
;
2339 struct pvr2_hdw
*hdw
= NULL
;
2341 struct pvr2_ctrl
*cptr
;
2342 struct usb_device
*usb_dev
;
2343 const struct pvr2_device_desc
*hdw_desc
;
2345 struct v4l2_queryctrl qctrl
;
2346 struct pvr2_ctl_info
*ciptr
;
2348 usb_dev
= interface_to_usbdev(intf
);
2350 hdw_desc
= (const struct pvr2_device_desc
*)(devid
->driver_info
);
2352 if (hdw_desc
== NULL
) {
2353 pvr2_trace(PVR2_TRACE_INIT
, "pvr2_hdw_create: No device description pointer, unable to continue.");
2354 pvr2_trace(PVR2_TRACE_INIT
,
2355 "If you have a new device type, please contact Mike Isely <isely@pobox.com> to get it included in the driver");
2359 hdw
= kzalloc(sizeof(*hdw
),GFP_KERNEL
);
2360 pvr2_trace(PVR2_TRACE_INIT
,"pvr2_hdw_create: hdw=%p, type \"%s\"",
2361 hdw
,hdw_desc
->description
);
2362 pvr2_trace(PVR2_TRACE_INFO
, "Hardware description: %s",
2363 hdw_desc
->description
);
2364 if (hdw_desc
->flag_is_experimental
) {
2365 pvr2_trace(PVR2_TRACE_INFO
, "**********");
2366 pvr2_trace(PVR2_TRACE_INFO
,
2367 "WARNING: Support for this device (%s) is experimental.",
2368 hdw_desc
->description
);
2369 pvr2_trace(PVR2_TRACE_INFO
,
2370 "Important functionality might not be entirely working.");
2371 pvr2_trace(PVR2_TRACE_INFO
,
2372 "Please consider contacting the driver author to help with further stabilization of the driver.");
2373 pvr2_trace(PVR2_TRACE_INFO
, "**********");
2375 if (!hdw
) goto fail
;
2377 timer_setup(&hdw
->quiescent_timer
, pvr2_hdw_quiescent_timeout
, 0);
2379 timer_setup(&hdw
->decoder_stabilization_timer
,
2380 pvr2_hdw_decoder_stabilization_timeout
, 0);
2382 timer_setup(&hdw
->encoder_wait_timer
, pvr2_hdw_encoder_wait_timeout
,
2385 timer_setup(&hdw
->encoder_run_timer
, pvr2_hdw_encoder_run_timeout
, 0);
2387 hdw
->master_state
= PVR2_STATE_DEAD
;
2389 init_waitqueue_head(&hdw
->state_wait_data
);
2391 hdw
->tuner_signal_stale
= !0;
2392 cx2341x_fill_defaults(&hdw
->enc_ctl_state
);
2394 /* Calculate which inputs are OK */
2396 if (hdw_desc
->flag_has_analogtuner
) m
|= 1 << PVR2_CVAL_INPUT_TV
;
2397 if (hdw_desc
->digital_control_scheme
!= PVR2_DIGITAL_SCHEME_NONE
) {
2398 m
|= 1 << PVR2_CVAL_INPUT_DTV
;
2400 if (hdw_desc
->flag_has_svideo
) m
|= 1 << PVR2_CVAL_INPUT_SVIDEO
;
2401 if (hdw_desc
->flag_has_composite
) m
|= 1 << PVR2_CVAL_INPUT_COMPOSITE
;
2402 if (hdw_desc
->flag_has_fmradio
) m
|= 1 << PVR2_CVAL_INPUT_RADIO
;
2403 hdw
->input_avail_mask
= m
;
2404 hdw
->input_allowed_mask
= hdw
->input_avail_mask
;
2406 /* If not a hybrid device, pathway_state never changes. So
2407 initialize it here to what it should forever be. */
2408 if (!(hdw
->input_avail_mask
& (1 << PVR2_CVAL_INPUT_DTV
))) {
2409 hdw
->pathway_state
= PVR2_PATHWAY_ANALOG
;
2410 } else if (!(hdw
->input_avail_mask
& (1 << PVR2_CVAL_INPUT_TV
))) {
2411 hdw
->pathway_state
= PVR2_PATHWAY_DIGITAL
;
2414 hdw
->control_cnt
= CTRLDEF_COUNT
;
2415 hdw
->control_cnt
+= MPEGDEF_COUNT
;
2416 hdw
->controls
= kzalloc(sizeof(struct pvr2_ctrl
) * hdw
->control_cnt
,
2418 if (!hdw
->controls
) goto fail
;
2419 hdw
->hdw_desc
= hdw_desc
;
2420 hdw
->ir_scheme_active
= hdw
->hdw_desc
->ir_scheme
;
2421 for (idx
= 0; idx
< hdw
->control_cnt
; idx
++) {
2422 cptr
= hdw
->controls
+ idx
;
2425 for (idx
= 0; idx
< 32; idx
++) {
2426 hdw
->std_mask_ptrs
[idx
] = hdw
->std_mask_names
[idx
];
2428 for (idx
= 0; idx
< CTRLDEF_COUNT
; idx
++) {
2429 cptr
= hdw
->controls
+ idx
;
2430 cptr
->info
= control_defs
+idx
;
2433 /* Ensure that default input choice is a valid one. */
2434 m
= hdw
->input_avail_mask
;
2435 if (m
) for (idx
= 0; idx
< (sizeof(m
) << 3); idx
++) {
2436 if (!((1 << idx
) & m
)) continue;
2437 hdw
->input_val
= idx
;
2441 /* Define and configure additional controls from cx2341x module. */
2442 hdw
->mpeg_ctrl_info
= kcalloc(MPEGDEF_COUNT
,
2443 sizeof(*(hdw
->mpeg_ctrl_info
)),
2445 if (!hdw
->mpeg_ctrl_info
) goto fail
;
2446 for (idx
= 0; idx
< MPEGDEF_COUNT
; idx
++) {
2447 cptr
= hdw
->controls
+ idx
+ CTRLDEF_COUNT
;
2448 ciptr
= &(hdw
->mpeg_ctrl_info
[idx
].info
);
2449 ciptr
->desc
= hdw
->mpeg_ctrl_info
[idx
].desc
;
2450 ciptr
->name
= mpeg_ids
[idx
].strid
;
2451 ciptr
->v4l_id
= mpeg_ids
[idx
].id
;
2452 ciptr
->skip_init
= !0;
2453 ciptr
->get_value
= ctrl_cx2341x_get
;
2454 ciptr
->get_v4lflags
= ctrl_cx2341x_getv4lflags
;
2455 ciptr
->is_dirty
= ctrl_cx2341x_is_dirty
;
2456 if (!idx
) ciptr
->clear_dirty
= ctrl_cx2341x_clear_dirty
;
2457 qctrl
.id
= ciptr
->v4l_id
;
2458 cx2341x_ctrl_query(&hdw
->enc_ctl_state
,&qctrl
);
2459 if (!(qctrl
.flags
& V4L2_CTRL_FLAG_READ_ONLY
)) {
2460 ciptr
->set_value
= ctrl_cx2341x_set
;
2462 strncpy(hdw
->mpeg_ctrl_info
[idx
].desc
,qctrl
.name
,
2463 PVR2_CTLD_INFO_DESC_SIZE
);
2464 hdw
->mpeg_ctrl_info
[idx
].desc
[PVR2_CTLD_INFO_DESC_SIZE
-1] = 0;
2465 ciptr
->default_value
= qctrl
.default_value
;
2466 switch (qctrl
.type
) {
2468 case V4L2_CTRL_TYPE_INTEGER
:
2469 ciptr
->type
= pvr2_ctl_int
;
2470 ciptr
->def
.type_int
.min_value
= qctrl
.minimum
;
2471 ciptr
->def
.type_int
.max_value
= qctrl
.maximum
;
2473 case V4L2_CTRL_TYPE_BOOLEAN
:
2474 ciptr
->type
= pvr2_ctl_bool
;
2476 case V4L2_CTRL_TYPE_MENU
:
2477 ciptr
->type
= pvr2_ctl_enum
;
2478 ciptr
->def
.type_enum
.value_names
=
2479 cx2341x_ctrl_get_menu(&hdw
->enc_ctl_state
,
2482 ciptr
->def
.type_enum
.value_names
[cnt1
] != NULL
;
2484 ciptr
->def
.type_enum
.count
= cnt1
;
2490 // Initialize control data regarding video standard masks
2491 valid_std_mask
= pvr2_std_get_usable();
2492 for (idx
= 0; idx
< 32; idx
++) {
2493 if (!(valid_std_mask
& (1 << idx
))) continue;
2494 cnt1
= pvr2_std_id_to_str(
2495 hdw
->std_mask_names
[idx
],
2496 sizeof(hdw
->std_mask_names
[idx
])-1,
2498 hdw
->std_mask_names
[idx
][cnt1
] = 0;
2500 cptr
= pvr2_hdw_get_ctrl_by_id(hdw
,PVR2_CID_STDAVAIL
);
2502 memcpy(&hdw
->std_info_avail
,cptr
->info
,
2503 sizeof(hdw
->std_info_avail
));
2504 cptr
->info
= &hdw
->std_info_avail
;
2505 hdw
->std_info_avail
.def
.type_bitmask
.bit_names
=
2507 hdw
->std_info_avail
.def
.type_bitmask
.valid_bits
=
2510 cptr
= pvr2_hdw_get_ctrl_by_id(hdw
,PVR2_CID_STDCUR
);
2512 memcpy(&hdw
->std_info_cur
,cptr
->info
,
2513 sizeof(hdw
->std_info_cur
));
2514 cptr
->info
= &hdw
->std_info_cur
;
2515 hdw
->std_info_cur
.def
.type_bitmask
.bit_names
=
2517 hdw
->std_info_cur
.def
.type_bitmask
.valid_bits
=
2520 cptr
= pvr2_hdw_get_ctrl_by_id(hdw
,PVR2_CID_STDDETECT
);
2522 memcpy(&hdw
->std_info_detect
,cptr
->info
,
2523 sizeof(hdw
->std_info_detect
));
2524 cptr
->info
= &hdw
->std_info_detect
;
2525 hdw
->std_info_detect
.def
.type_bitmask
.bit_names
=
2527 hdw
->std_info_detect
.def
.type_bitmask
.valid_bits
=
2531 hdw
->cropcap_stale
= !0;
2532 hdw
->eeprom_addr
= -1;
2533 hdw
->unit_number
= -1;
2534 hdw
->v4l_minor_number_video
= -1;
2535 hdw
->v4l_minor_number_vbi
= -1;
2536 hdw
->v4l_minor_number_radio
= -1;
2537 hdw
->ctl_write_buffer
= kmalloc(PVR2_CTL_BUFFSIZE
,GFP_KERNEL
);
2538 if (!hdw
->ctl_write_buffer
) goto fail
;
2539 hdw
->ctl_read_buffer
= kmalloc(PVR2_CTL_BUFFSIZE
,GFP_KERNEL
);
2540 if (!hdw
->ctl_read_buffer
) goto fail
;
2541 hdw
->ctl_write_urb
= usb_alloc_urb(0,GFP_KERNEL
);
2542 if (!hdw
->ctl_write_urb
) goto fail
;
2543 hdw
->ctl_read_urb
= usb_alloc_urb(0,GFP_KERNEL
);
2544 if (!hdw
->ctl_read_urb
) goto fail
;
2546 if (v4l2_device_register(&intf
->dev
, &hdw
->v4l2_dev
) != 0) {
2547 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
2548 "Error registering with v4l core, giving up");
2551 mutex_lock(&pvr2_unit_mtx
);
2553 for (idx
= 0; idx
< PVR_NUM
; idx
++) {
2554 if (unit_pointers
[idx
]) continue;
2555 hdw
->unit_number
= idx
;
2556 unit_pointers
[idx
] = hdw
;
2560 mutex_unlock(&pvr2_unit_mtx
);
2563 cnt2
= scnprintf(hdw
->name
+cnt1
,sizeof(hdw
->name
)-cnt1
,"pvrusb2");
2565 if (hdw
->unit_number
>= 0) {
2566 cnt2
= scnprintf(hdw
->name
+cnt1
,sizeof(hdw
->name
)-cnt1
,"_%c",
2567 ('a' + hdw
->unit_number
));
2570 if (cnt1
>= sizeof(hdw
->name
)) cnt1
= sizeof(hdw
->name
)-1;
2571 hdw
->name
[cnt1
] = 0;
2573 INIT_WORK(&hdw
->workpoll
,pvr2_hdw_worker_poll
);
2575 pvr2_trace(PVR2_TRACE_INIT
,"Driver unit number is %d, name is %s",
2576 hdw
->unit_number
,hdw
->name
);
2578 hdw
->tuner_type
= -1;
2581 hdw
->usb_intf
= intf
;
2582 hdw
->usb_dev
= usb_dev
;
2584 usb_make_path(hdw
->usb_dev
, hdw
->bus_info
, sizeof(hdw
->bus_info
));
2586 ifnum
= hdw
->usb_intf
->cur_altsetting
->desc
.bInterfaceNumber
;
2587 usb_set_interface(hdw
->usb_dev
,ifnum
,0);
2589 mutex_init(&hdw
->ctl_lock_mutex
);
2590 mutex_init(&hdw
->big_lock_mutex
);
2595 del_timer_sync(&hdw
->quiescent_timer
);
2596 del_timer_sync(&hdw
->decoder_stabilization_timer
);
2597 del_timer_sync(&hdw
->encoder_run_timer
);
2598 del_timer_sync(&hdw
->encoder_wait_timer
);
2599 flush_work(&hdw
->workpoll
);
2600 usb_free_urb(hdw
->ctl_read_urb
);
2601 usb_free_urb(hdw
->ctl_write_urb
);
2602 kfree(hdw
->ctl_read_buffer
);
2603 kfree(hdw
->ctl_write_buffer
);
2604 kfree(hdw
->controls
);
2605 kfree(hdw
->mpeg_ctrl_info
);
2612 /* Remove _all_ associations between this driver and the underlying USB
2614 static void pvr2_hdw_remove_usb_stuff(struct pvr2_hdw
*hdw
)
2616 if (hdw
->flag_disconnected
) return;
2617 pvr2_trace(PVR2_TRACE_INIT
,"pvr2_hdw_remove_usb_stuff: hdw=%p",hdw
);
2618 if (hdw
->ctl_read_urb
) {
2619 usb_kill_urb(hdw
->ctl_read_urb
);
2620 usb_free_urb(hdw
->ctl_read_urb
);
2621 hdw
->ctl_read_urb
= NULL
;
2623 if (hdw
->ctl_write_urb
) {
2624 usb_kill_urb(hdw
->ctl_write_urb
);
2625 usb_free_urb(hdw
->ctl_write_urb
);
2626 hdw
->ctl_write_urb
= NULL
;
2628 if (hdw
->ctl_read_buffer
) {
2629 kfree(hdw
->ctl_read_buffer
);
2630 hdw
->ctl_read_buffer
= NULL
;
2632 if (hdw
->ctl_write_buffer
) {
2633 kfree(hdw
->ctl_write_buffer
);
2634 hdw
->ctl_write_buffer
= NULL
;
2636 hdw
->flag_disconnected
= !0;
2637 /* If we don't do this, then there will be a dangling struct device
2638 reference to our disappearing device persisting inside the V4L
2640 v4l2_device_disconnect(&hdw
->v4l2_dev
);
2641 hdw
->usb_dev
= NULL
;
2642 hdw
->usb_intf
= NULL
;
2643 pvr2_hdw_render_useless(hdw
);
2646 void pvr2_hdw_set_v4l2_dev(struct pvr2_hdw
*hdw
, struct video_device
*vdev
)
2648 vdev
->v4l2_dev
= &hdw
->v4l2_dev
;
2651 /* Destroy hardware interaction structure */
2652 void pvr2_hdw_destroy(struct pvr2_hdw
*hdw
)
2655 pvr2_trace(PVR2_TRACE_INIT
,"pvr2_hdw_destroy: hdw=%p",hdw
);
2656 flush_work(&hdw
->workpoll
);
2657 del_timer_sync(&hdw
->quiescent_timer
);
2658 del_timer_sync(&hdw
->decoder_stabilization_timer
);
2659 del_timer_sync(&hdw
->encoder_run_timer
);
2660 del_timer_sync(&hdw
->encoder_wait_timer
);
2661 if (hdw
->fw_buffer
) {
2662 kfree(hdw
->fw_buffer
);
2663 hdw
->fw_buffer
= NULL
;
2665 if (hdw
->vid_stream
) {
2666 pvr2_stream_destroy(hdw
->vid_stream
);
2667 hdw
->vid_stream
= NULL
;
2669 pvr2_i2c_core_done(hdw
);
2670 v4l2_device_unregister(&hdw
->v4l2_dev
);
2671 pvr2_hdw_remove_usb_stuff(hdw
);
2672 mutex_lock(&pvr2_unit_mtx
);
2674 if ((hdw
->unit_number
>= 0) &&
2675 (hdw
->unit_number
< PVR_NUM
) &&
2676 (unit_pointers
[hdw
->unit_number
] == hdw
)) {
2677 unit_pointers
[hdw
->unit_number
] = NULL
;
2680 mutex_unlock(&pvr2_unit_mtx
);
2681 kfree(hdw
->controls
);
2682 kfree(hdw
->mpeg_ctrl_info
);
2687 int pvr2_hdw_dev_ok(struct pvr2_hdw
*hdw
)
2689 return (hdw
&& hdw
->flag_ok
);
2693 /* Called when hardware has been unplugged */
2694 void pvr2_hdw_disconnect(struct pvr2_hdw
*hdw
)
2696 pvr2_trace(PVR2_TRACE_INIT
,"pvr2_hdw_disconnect(hdw=%p)",hdw
);
2697 LOCK_TAKE(hdw
->big_lock
);
2698 LOCK_TAKE(hdw
->ctl_lock
);
2699 pvr2_hdw_remove_usb_stuff(hdw
);
2700 LOCK_GIVE(hdw
->ctl_lock
);
2701 LOCK_GIVE(hdw
->big_lock
);
2705 /* Get the number of defined controls */
2706 unsigned int pvr2_hdw_get_ctrl_count(struct pvr2_hdw
*hdw
)
2708 return hdw
->control_cnt
;
2712 /* Retrieve a control handle given its index (0..count-1) */
2713 struct pvr2_ctrl
*pvr2_hdw_get_ctrl_by_index(struct pvr2_hdw
*hdw
,
2716 if (idx
>= hdw
->control_cnt
) return NULL
;
2717 return hdw
->controls
+ idx
;
2721 /* Retrieve a control handle given its index (0..count-1) */
2722 struct pvr2_ctrl
*pvr2_hdw_get_ctrl_by_id(struct pvr2_hdw
*hdw
,
2723 unsigned int ctl_id
)
2725 struct pvr2_ctrl
*cptr
;
2729 /* This could be made a lot more efficient, but for now... */
2730 for (idx
= 0; idx
< hdw
->control_cnt
; idx
++) {
2731 cptr
= hdw
->controls
+ idx
;
2732 i
= cptr
->info
->internal_id
;
2733 if (i
&& (i
== ctl_id
)) return cptr
;
2739 /* Given a V4L ID, retrieve the control structure associated with it. */
2740 struct pvr2_ctrl
*pvr2_hdw_get_ctrl_v4l(struct pvr2_hdw
*hdw
,unsigned int ctl_id
)
2742 struct pvr2_ctrl
*cptr
;
2746 /* This could be made a lot more efficient, but for now... */
2747 for (idx
= 0; idx
< hdw
->control_cnt
; idx
++) {
2748 cptr
= hdw
->controls
+ idx
;
2749 i
= cptr
->info
->v4l_id
;
2750 if (i
&& (i
== ctl_id
)) return cptr
;
2756 /* Given a V4L ID for its immediate predecessor, retrieve the control
2757 structure associated with it. */
2758 struct pvr2_ctrl
*pvr2_hdw_get_ctrl_nextv4l(struct pvr2_hdw
*hdw
,
2759 unsigned int ctl_id
)
2761 struct pvr2_ctrl
*cptr
,*cp2
;
2765 /* This could be made a lot more efficient, but for now... */
2767 for (idx
= 0; idx
< hdw
->control_cnt
; idx
++) {
2768 cptr
= hdw
->controls
+ idx
;
2769 i
= cptr
->info
->v4l_id
;
2771 if (i
<= ctl_id
) continue;
2772 if (cp2
&& (cp2
->info
->v4l_id
< i
)) continue;
2780 static const char *get_ctrl_typename(enum pvr2_ctl_type tp
)
2783 case pvr2_ctl_int
: return "integer";
2784 case pvr2_ctl_enum
: return "enum";
2785 case pvr2_ctl_bool
: return "boolean";
2786 case pvr2_ctl_bitmask
: return "bitmask";
2792 static void pvr2_subdev_set_control(struct pvr2_hdw
*hdw
, int id
,
2793 const char *name
, int val
)
2795 struct v4l2_control ctrl
;
2796 struct v4l2_subdev
*sd
;
2798 pvr2_trace(PVR2_TRACE_CHIPS
, "subdev v4l2 %s=%d", name
, val
);
2799 memset(&ctrl
, 0, sizeof(ctrl
));
2803 v4l2_device_for_each_subdev(sd
, &hdw
->v4l2_dev
)
2804 v4l2_s_ctrl(NULL
, sd
->ctrl_handler
, &ctrl
);
2807 #define PVR2_SUBDEV_SET_CONTROL(hdw, id, lab) \
2808 if ((hdw)->lab##_dirty || (hdw)->force_dirty) { \
2809 pvr2_subdev_set_control(hdw, id, #lab, (hdw)->lab##_val); \
2812 static v4l2_std_id
pvr2_hdw_get_detected_std(struct pvr2_hdw
*hdw
)
2815 std
= (v4l2_std_id
)hdw
->std_mask_avail
;
2816 v4l2_device_call_all(&hdw
->v4l2_dev
, 0,
2817 video
, querystd
, &std
);
2821 /* Execute whatever commands are required to update the state of all the
2822 sub-devices so that they match our current control values. */
2823 static void pvr2_subdev_update(struct pvr2_hdw
*hdw
)
2825 struct v4l2_subdev
*sd
;
2827 pvr2_subdev_update_func fp
;
2829 pvr2_trace(PVR2_TRACE_CHIPS
, "subdev update...");
2831 if (hdw
->tuner_updated
|| hdw
->force_dirty
) {
2832 struct tuner_setup setup
;
2833 pvr2_trace(PVR2_TRACE_CHIPS
, "subdev tuner set_type(%d)",
2835 if (((int)(hdw
->tuner_type
)) >= 0) {
2836 memset(&setup
, 0, sizeof(setup
));
2837 setup
.addr
= ADDR_UNSET
;
2838 setup
.type
= hdw
->tuner_type
;
2839 setup
.mode_mask
= T_RADIO
| T_ANALOG_TV
;
2840 v4l2_device_call_all(&hdw
->v4l2_dev
, 0,
2841 tuner
, s_type_addr
, &setup
);
2845 if (hdw
->input_dirty
|| hdw
->std_dirty
|| hdw
->force_dirty
) {
2846 pvr2_trace(PVR2_TRACE_CHIPS
, "subdev v4l2 set_standard");
2847 if (hdw
->input_val
== PVR2_CVAL_INPUT_RADIO
) {
2848 v4l2_device_call_all(&hdw
->v4l2_dev
, 0,
2852 vs
= hdw
->std_mask_cur
;
2853 v4l2_device_call_all(&hdw
->v4l2_dev
, 0,
2855 pvr2_hdw_cx25840_vbi_hack(hdw
);
2857 hdw
->tuner_signal_stale
= !0;
2858 hdw
->cropcap_stale
= !0;
2861 PVR2_SUBDEV_SET_CONTROL(hdw
, V4L2_CID_BRIGHTNESS
, brightness
);
2862 PVR2_SUBDEV_SET_CONTROL(hdw
, V4L2_CID_CONTRAST
, contrast
);
2863 PVR2_SUBDEV_SET_CONTROL(hdw
, V4L2_CID_SATURATION
, saturation
);
2864 PVR2_SUBDEV_SET_CONTROL(hdw
, V4L2_CID_HUE
, hue
);
2865 PVR2_SUBDEV_SET_CONTROL(hdw
, V4L2_CID_AUDIO_MUTE
, mute
);
2866 PVR2_SUBDEV_SET_CONTROL(hdw
, V4L2_CID_AUDIO_VOLUME
, volume
);
2867 PVR2_SUBDEV_SET_CONTROL(hdw
, V4L2_CID_AUDIO_BALANCE
, balance
);
2868 PVR2_SUBDEV_SET_CONTROL(hdw
, V4L2_CID_AUDIO_BASS
, bass
);
2869 PVR2_SUBDEV_SET_CONTROL(hdw
, V4L2_CID_AUDIO_TREBLE
, treble
);
2871 if (hdw
->input_dirty
|| hdw
->audiomode_dirty
|| hdw
->force_dirty
) {
2872 struct v4l2_tuner vt
;
2873 memset(&vt
, 0, sizeof(vt
));
2874 vt
.type
= (hdw
->input_val
== PVR2_CVAL_INPUT_RADIO
) ?
2875 V4L2_TUNER_RADIO
: V4L2_TUNER_ANALOG_TV
;
2876 vt
.audmode
= hdw
->audiomode_val
;
2877 v4l2_device_call_all(&hdw
->v4l2_dev
, 0, tuner
, s_tuner
, &vt
);
2880 if (hdw
->freqDirty
|| hdw
->force_dirty
) {
2882 struct v4l2_frequency freq
;
2883 fv
= pvr2_hdw_get_cur_freq(hdw
);
2884 pvr2_trace(PVR2_TRACE_CHIPS
, "subdev v4l2 set_freq(%lu)", fv
);
2885 if (hdw
->tuner_signal_stale
) pvr2_hdw_status_poll(hdw
);
2886 memset(&freq
, 0, sizeof(freq
));
2887 if (hdw
->tuner_signal_info
.capability
& V4L2_TUNER_CAP_LOW
) {
2888 /* ((fv * 1000) / 62500) */
2889 freq
.frequency
= (fv
* 2) / 125;
2891 freq
.frequency
= fv
/ 62500;
2893 /* tuner-core currently doesn't seem to care about this, but
2894 let's set it anyway for completeness. */
2895 if (hdw
->input_val
== PVR2_CVAL_INPUT_RADIO
) {
2896 freq
.type
= V4L2_TUNER_RADIO
;
2898 freq
.type
= V4L2_TUNER_ANALOG_TV
;
2901 v4l2_device_call_all(&hdw
->v4l2_dev
, 0, tuner
,
2902 s_frequency
, &freq
);
2905 if (hdw
->res_hor_dirty
|| hdw
->res_ver_dirty
|| hdw
->force_dirty
) {
2906 struct v4l2_subdev_format format
= {
2907 .which
= V4L2_SUBDEV_FORMAT_ACTIVE
,
2910 format
.format
.width
= hdw
->res_hor_val
;
2911 format
.format
.height
= hdw
->res_ver_val
;
2912 format
.format
.code
= MEDIA_BUS_FMT_FIXED
;
2913 pvr2_trace(PVR2_TRACE_CHIPS
, "subdev v4l2 set_size(%dx%d)",
2914 format
.format
.width
, format
.format
.height
);
2915 v4l2_device_call_all(&hdw
->v4l2_dev
, 0, pad
, set_fmt
,
2919 if (hdw
->srate_dirty
|| hdw
->force_dirty
) {
2921 pvr2_trace(PVR2_TRACE_CHIPS
, "subdev v4l2 set_audio %d",
2923 switch (hdw
->srate_val
) {
2925 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000
:
2928 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100
:
2931 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000
:
2935 v4l2_device_call_all(&hdw
->v4l2_dev
, 0,
2936 audio
, s_clock_freq
, val
);
2939 /* Unable to set crop parameters; there is apparently no equivalent
2940 for VIDIOC_S_CROP */
2942 v4l2_device_for_each_subdev(sd
, &hdw
->v4l2_dev
) {
2944 if (id
>= ARRAY_SIZE(pvr2_module_update_functions
)) continue;
2945 fp
= pvr2_module_update_functions
[id
];
2950 if (hdw
->tuner_signal_stale
|| hdw
->cropcap_stale
) {
2951 pvr2_hdw_status_poll(hdw
);
2956 /* Figure out if we need to commit control changes. If so, mark internal
2957 state flags to indicate this fact and return true. Otherwise do nothing
2958 else and return false. */
2959 static int pvr2_hdw_commit_setup(struct pvr2_hdw
*hdw
)
2962 struct pvr2_ctrl
*cptr
;
2964 int commit_flag
= hdw
->force_dirty
;
2966 unsigned int bcnt
,ccnt
;
2968 for (idx
= 0; idx
< hdw
->control_cnt
; idx
++) {
2969 cptr
= hdw
->controls
+ idx
;
2970 if (!cptr
->info
->is_dirty
) continue;
2971 if (!cptr
->info
->is_dirty(cptr
)) continue;
2974 if (!(pvrusb2_debug
& PVR2_TRACE_CTL
)) continue;
2975 bcnt
= scnprintf(buf
,sizeof(buf
),"\"%s\" <-- ",
2978 cptr
->info
->get_value(cptr
,&value
);
2979 pvr2_ctrl_value_to_sym_internal(cptr
,~0,value
,
2981 sizeof(buf
)-bcnt
,&ccnt
);
2983 bcnt
+= scnprintf(buf
+bcnt
,sizeof(buf
)-bcnt
," <%s>",
2984 get_ctrl_typename(cptr
->info
->type
));
2985 pvr2_trace(PVR2_TRACE_CTL
,
2986 "/*--TRACE_COMMIT--*/ %.*s",
2991 /* Nothing has changed */
2995 hdw
->state_pipeline_config
= 0;
2996 trace_stbit("state_pipeline_config",hdw
->state_pipeline_config
);
2997 pvr2_hdw_state_sched(hdw
);
3003 /* Perform all operations needed to commit all control changes. This must
3004 be performed in synchronization with the pipeline state and is thus
3005 expected to be called as part of the driver's worker thread. Return
3006 true if commit successful, otherwise return false to indicate that
3007 commit isn't possible at this time. */
3008 static int pvr2_hdw_commit_execute(struct pvr2_hdw
*hdw
)
3011 struct pvr2_ctrl
*cptr
;
3012 int disruptive_change
;
3014 if (hdw
->input_dirty
&& hdw
->state_pathway_ok
&&
3015 (((hdw
->input_val
== PVR2_CVAL_INPUT_DTV
) ?
3016 PVR2_PATHWAY_DIGITAL
: PVR2_PATHWAY_ANALOG
) !=
3017 hdw
->pathway_state
)) {
3018 /* Change of mode being asked for... */
3019 hdw
->state_pathway_ok
= 0;
3020 trace_stbit("state_pathway_ok", hdw
->state_pathway_ok
);
3022 if (!hdw
->state_pathway_ok
) {
3023 /* Can't commit anything until pathway is ok. */
3027 /* Handle some required side effects when the video standard is
3029 if (hdw
->std_dirty
) {
3032 if (hdw
->std_mask_cur
& V4L2_STD_525_60
) {
3039 /* Rewrite the vertical resolution to be appropriate to the
3040 video standard that has been selected. */
3041 if (nvres
!= hdw
->res_ver_val
) {
3042 hdw
->res_ver_val
= nvres
;
3043 hdw
->res_ver_dirty
= !0;
3045 /* Rewrite the GOP size to be appropriate to the video
3046 standard that has been selected. */
3047 if (gop_size
!= hdw
->enc_ctl_state
.video_gop_size
) {
3048 struct v4l2_ext_controls cs
;
3049 struct v4l2_ext_control c1
;
3050 memset(&cs
, 0, sizeof(cs
));
3051 memset(&c1
, 0, sizeof(c1
));
3054 c1
.id
= V4L2_CID_MPEG_VIDEO_GOP_SIZE
;
3055 c1
.value
= gop_size
;
3056 cx2341x_ext_ctrls(&hdw
->enc_ctl_state
, 0, &cs
,
3057 VIDIOC_S_EXT_CTRLS
);
3061 /* The broadcast decoder can only scale down, so if
3062 * res_*_dirty && crop window < output format ==> enlarge crop.
3064 * The mpeg encoder receives fields of res_hor_val dots and
3065 * res_ver_val halflines. Limits: hor<=720, ver<=576.
3067 if (hdw
->res_hor_dirty
&& hdw
->cropw_val
< hdw
->res_hor_val
) {
3068 hdw
->cropw_val
= hdw
->res_hor_val
;
3069 hdw
->cropw_dirty
= !0;
3070 } else if (hdw
->cropw_dirty
) {
3071 hdw
->res_hor_dirty
= !0; /* must rescale */
3072 hdw
->res_hor_val
= min(720, hdw
->cropw_val
);
3074 if (hdw
->res_ver_dirty
&& hdw
->croph_val
< hdw
->res_ver_val
) {
3075 hdw
->croph_val
= hdw
->res_ver_val
;
3076 hdw
->croph_dirty
= !0;
3077 } else if (hdw
->croph_dirty
) {
3078 int nvres
= hdw
->std_mask_cur
& V4L2_STD_525_60
? 480 : 576;
3079 hdw
->res_ver_dirty
= !0;
3080 hdw
->res_ver_val
= min(nvres
, hdw
->croph_val
);
3083 /* If any of the below has changed, then we can't do the update
3084 while the pipeline is running. Pipeline must be paused first
3085 and decoder -> encoder connection be made quiescent before we
3089 hdw
->enc_unsafe_stale
||
3091 hdw
->res_ver_dirty
||
3092 hdw
->res_hor_dirty
||
3096 (hdw
->active_stream_type
!= hdw
->desired_stream_type
));
3097 if (disruptive_change
&& !hdw
->state_pipeline_idle
) {
3098 /* Pipeline is not idle; we can't proceed. Arrange to
3099 cause pipeline to stop so that we can try this again
3101 hdw
->state_pipeline_pause
= !0;
3105 if (hdw
->srate_dirty
) {
3106 /* Write new sample rate into control structure since
3107 * the master copy is stale. We must track srate
3108 * separate from the mpeg control structure because
3109 * other logic also uses this value. */
3110 struct v4l2_ext_controls cs
;
3111 struct v4l2_ext_control c1
;
3112 memset(&cs
,0,sizeof(cs
));
3113 memset(&c1
,0,sizeof(c1
));
3116 c1
.id
= V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ
;
3117 c1
.value
= hdw
->srate_val
;
3118 cx2341x_ext_ctrls(&hdw
->enc_ctl_state
, 0, &cs
,VIDIOC_S_EXT_CTRLS
);
3121 if (hdw
->active_stream_type
!= hdw
->desired_stream_type
) {
3122 /* Handle any side effects of stream config here */
3123 hdw
->active_stream_type
= hdw
->desired_stream_type
;
3126 if (hdw
->hdw_desc
->signal_routing_scheme
==
3127 PVR2_ROUTING_SCHEME_GOTVIEW
) {
3129 /* Handle GOTVIEW audio switching */
3130 pvr2_hdw_gpio_get_out(hdw
,&b
);
3131 if (hdw
->input_val
== PVR2_CVAL_INPUT_RADIO
) {
3133 pvr2_hdw_gpio_chg_out(hdw
,(1 << 11),~0);
3136 pvr2_hdw_gpio_chg_out(hdw
,(1 << 11),0);
3140 /* Check and update state for all sub-devices. */
3141 pvr2_subdev_update(hdw
);
3143 hdw
->tuner_updated
= 0;
3144 hdw
->force_dirty
= 0;
3145 for (idx
= 0; idx
< hdw
->control_cnt
; idx
++) {
3146 cptr
= hdw
->controls
+ idx
;
3147 if (!cptr
->info
->clear_dirty
) continue;
3148 cptr
->info
->clear_dirty(cptr
);
3151 if ((hdw
->pathway_state
== PVR2_PATHWAY_ANALOG
) &&
3152 hdw
->state_encoder_run
) {
3153 /* If encoder isn't running or it can't be touched, then
3154 this will get worked out later when we start the
3156 if (pvr2_encoder_adjust(hdw
) < 0) return !0;
3159 hdw
->state_pipeline_config
= !0;
3160 /* Hardware state may have changed in a way to cause the cropping
3161 capabilities to have changed. So mark it stale, which will
3162 cause a later re-fetch. */
3163 trace_stbit("state_pipeline_config",hdw
->state_pipeline_config
);
3168 int pvr2_hdw_commit_ctl(struct pvr2_hdw
*hdw
)
3171 LOCK_TAKE(hdw
->big_lock
);
3172 fl
= pvr2_hdw_commit_setup(hdw
);
3173 LOCK_GIVE(hdw
->big_lock
);
3175 return pvr2_hdw_wait(hdw
,0);
3179 static void pvr2_hdw_worker_poll(struct work_struct
*work
)
3182 struct pvr2_hdw
*hdw
= container_of(work
,struct pvr2_hdw
,workpoll
);
3183 LOCK_TAKE(hdw
->big_lock
); do {
3184 fl
= pvr2_hdw_state_eval(hdw
);
3185 } while (0); LOCK_GIVE(hdw
->big_lock
);
3186 if (fl
&& hdw
->state_func
) {
3187 hdw
->state_func(hdw
->state_data
);
3192 static int pvr2_hdw_wait(struct pvr2_hdw
*hdw
,int state
)
3194 return wait_event_interruptible(
3195 hdw
->state_wait_data
,
3196 (hdw
->state_stale
== 0) &&
3197 (!state
|| (hdw
->master_state
!= state
)));
3201 /* Return name for this driver instance */
3202 const char *pvr2_hdw_get_driver_name(struct pvr2_hdw
*hdw
)
3208 const char *pvr2_hdw_get_desc(struct pvr2_hdw
*hdw
)
3210 return hdw
->hdw_desc
->description
;
3214 const char *pvr2_hdw_get_type(struct pvr2_hdw
*hdw
)
3216 return hdw
->hdw_desc
->shortname
;
3220 int pvr2_hdw_is_hsm(struct pvr2_hdw
*hdw
)
3223 LOCK_TAKE(hdw
->ctl_lock
); do {
3224 hdw
->cmd_buffer
[0] = FX2CMD_GET_USB_SPEED
;
3225 result
= pvr2_send_request(hdw
,
3228 if (result
< 0) break;
3229 result
= (hdw
->cmd_buffer
[0] != 0);
3230 } while(0); LOCK_GIVE(hdw
->ctl_lock
);
3235 /* Execute poll of tuner status */
3236 void pvr2_hdw_execute_tuner_poll(struct pvr2_hdw
*hdw
)
3238 LOCK_TAKE(hdw
->big_lock
); do {
3239 pvr2_hdw_status_poll(hdw
);
3240 } while (0); LOCK_GIVE(hdw
->big_lock
);
3244 static int pvr2_hdw_check_cropcap(struct pvr2_hdw
*hdw
)
3246 if (!hdw
->cropcap_stale
) {
3249 pvr2_hdw_status_poll(hdw
);
3250 if (hdw
->cropcap_stale
) {
3257 /* Return information about cropping capabilities */
3258 int pvr2_hdw_get_cropcap(struct pvr2_hdw
*hdw
, struct v4l2_cropcap
*pp
)
3261 LOCK_TAKE(hdw
->big_lock
);
3262 stat
= pvr2_hdw_check_cropcap(hdw
);
3264 memcpy(pp
, &hdw
->cropcap_info
, sizeof(hdw
->cropcap_info
));
3266 LOCK_GIVE(hdw
->big_lock
);
3271 /* Return information about the tuner */
3272 int pvr2_hdw_get_tuner_status(struct pvr2_hdw
*hdw
,struct v4l2_tuner
*vtp
)
3274 LOCK_TAKE(hdw
->big_lock
); do {
3275 if (hdw
->tuner_signal_stale
) {
3276 pvr2_hdw_status_poll(hdw
);
3278 memcpy(vtp
,&hdw
->tuner_signal_info
,sizeof(struct v4l2_tuner
));
3279 } while (0); LOCK_GIVE(hdw
->big_lock
);
3284 /* Get handle to video output stream */
3285 struct pvr2_stream
*pvr2_hdw_get_video_stream(struct pvr2_hdw
*hp
)
3287 return hp
->vid_stream
;
3291 void pvr2_hdw_trigger_module_log(struct pvr2_hdw
*hdw
)
3293 int nr
= pvr2_hdw_get_unit_number(hdw
);
3294 LOCK_TAKE(hdw
->big_lock
);
3296 printk(KERN_INFO
"pvrusb2: ================= START STATUS CARD #%d =================\n", nr
);
3297 v4l2_device_call_all(&hdw
->v4l2_dev
, 0, core
, log_status
);
3298 pvr2_trace(PVR2_TRACE_INFO
,"cx2341x config:");
3299 cx2341x_log_status(&hdw
->enc_ctl_state
, "pvrusb2");
3300 pvr2_hdw_state_log_state(hdw
);
3301 printk(KERN_INFO
"pvrusb2: ================== END STATUS CARD #%d ==================\n", nr
);
3303 LOCK_GIVE(hdw
->big_lock
);
3307 /* Grab EEPROM contents, needed for direct method. */
3308 #define EEPROM_SIZE 8192
3309 #define trace_eeprom(...) pvr2_trace(PVR2_TRACE_EEPROM,__VA_ARGS__)
3310 static u8
*pvr2_full_eeprom_fetch(struct pvr2_hdw
*hdw
)
3312 struct i2c_msg msg
[2];
3321 eeprom
= kmalloc(EEPROM_SIZE
,GFP_KERNEL
);
3323 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3324 "Failed to allocate memory required to read eeprom");
3328 trace_eeprom("Value for eeprom addr from controller was 0x%x",
3330 addr
= hdw
->eeprom_addr
;
3331 /* Seems that if the high bit is set, then the *real* eeprom
3332 address is shifted right now bit position (noticed this in
3333 newer PVR USB2 hardware) */
3334 if (addr
& 0x80) addr
>>= 1;
3336 /* FX2 documentation states that a 16bit-addressed eeprom is
3337 expected if the I2C address is an odd number (yeah, this is
3338 strange but it's what they do) */
3339 mode16
= (addr
& 1);
3340 eepromSize
= (mode16
? EEPROM_SIZE
: 256);
3341 trace_eeprom("Examining %d byte eeprom at location 0x%x using %d bit addressing",
3347 msg
[0].len
= mode16
? 2 : 1;
3350 msg
[1].flags
= I2C_M_RD
;
3352 /* We have to do the actual eeprom data fetch ourselves, because
3353 (1) we're only fetching part of the eeprom, and (2) if we were
3354 getting the whole thing our I2C driver can't grab it in one
3355 pass - which is what tveeprom is otherwise going to attempt */
3356 memset(eeprom
,0,EEPROM_SIZE
);
3357 for (tcnt
= 0; tcnt
< EEPROM_SIZE
; tcnt
+= pcnt
) {
3359 if (pcnt
+ tcnt
> EEPROM_SIZE
) pcnt
= EEPROM_SIZE
-tcnt
;
3360 offs
= tcnt
+ (eepromSize
- EEPROM_SIZE
);
3362 iadd
[0] = offs
>> 8;
3368 msg
[1].buf
= eeprom
+tcnt
;
3369 if ((ret
= i2c_transfer(&hdw
->i2c_adap
,
3370 msg
,ARRAY_SIZE(msg
))) != 2) {
3371 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3372 "eeprom fetch set offs err=%d",ret
);
3381 void pvr2_hdw_cpufw_set_enabled(struct pvr2_hdw
*hdw
,
3388 LOCK_TAKE(hdw
->big_lock
); do {
3389 if ((hdw
->fw_buffer
== NULL
) == !enable_flag
) break;
3392 pvr2_trace(PVR2_TRACE_FIRMWARE
,
3393 "Cleaning up after CPU firmware fetch");
3394 kfree(hdw
->fw_buffer
);
3395 hdw
->fw_buffer
= NULL
;
3397 if (hdw
->fw_cpu_flag
) {
3398 /* Now release the CPU. It will disconnect
3399 and reconnect later. */
3400 pvr2_hdw_cpureset_assert(hdw
,0);
3405 hdw
->fw_cpu_flag
= (mode
!= 2);
3406 if (hdw
->fw_cpu_flag
) {
3407 hdw
->fw_size
= (mode
== 1) ? 0x4000 : 0x2000;
3408 pvr2_trace(PVR2_TRACE_FIRMWARE
,
3409 "Preparing to suck out CPU firmware (size=%u)",
3411 hdw
->fw_buffer
= kzalloc(hdw
->fw_size
,GFP_KERNEL
);
3412 if (!hdw
->fw_buffer
) {
3417 /* We have to hold the CPU during firmware upload. */
3418 pvr2_hdw_cpureset_assert(hdw
,1);
3420 /* download the firmware from address 0000-1fff in 2048
3421 (=0x800) bytes chunk. */
3423 pvr2_trace(PVR2_TRACE_FIRMWARE
,
3424 "Grabbing CPU firmware");
3425 pipe
= usb_rcvctrlpipe(hdw
->usb_dev
, 0);
3426 for(address
= 0; address
< hdw
->fw_size
;
3428 ret
= usb_control_msg(hdw
->usb_dev
,pipe
,
3431 hdw
->fw_buffer
+address
,
3436 pvr2_trace(PVR2_TRACE_FIRMWARE
,
3437 "Done grabbing CPU firmware");
3439 pvr2_trace(PVR2_TRACE_FIRMWARE
,
3440 "Sucking down EEPROM contents");
3441 hdw
->fw_buffer
= pvr2_full_eeprom_fetch(hdw
);
3442 if (!hdw
->fw_buffer
) {
3443 pvr2_trace(PVR2_TRACE_FIRMWARE
,
3444 "EEPROM content suck failed.");
3447 hdw
->fw_size
= EEPROM_SIZE
;
3448 pvr2_trace(PVR2_TRACE_FIRMWARE
,
3449 "Done sucking down EEPROM contents");
3452 } while (0); LOCK_GIVE(hdw
->big_lock
);
3456 /* Return true if we're in a mode for retrieval CPU firmware */
3457 int pvr2_hdw_cpufw_get_enabled(struct pvr2_hdw
*hdw
)
3459 return hdw
->fw_buffer
!= NULL
;
3463 int pvr2_hdw_cpufw_get(struct pvr2_hdw
*hdw
,unsigned int offs
,
3464 char *buf
,unsigned int cnt
)
3467 LOCK_TAKE(hdw
->big_lock
); do {
3471 if (!hdw
->fw_buffer
) {
3476 if (offs
>= hdw
->fw_size
) {
3477 pvr2_trace(PVR2_TRACE_FIRMWARE
,
3478 "Read firmware data offs=%d EOF",
3484 if (offs
+ cnt
> hdw
->fw_size
) cnt
= hdw
->fw_size
- offs
;
3486 memcpy(buf
,hdw
->fw_buffer
+offs
,cnt
);
3488 pvr2_trace(PVR2_TRACE_FIRMWARE
,
3489 "Read firmware data offs=%d cnt=%d",
3492 } while (0); LOCK_GIVE(hdw
->big_lock
);
3498 int pvr2_hdw_v4l_get_minor_number(struct pvr2_hdw
*hdw
,
3499 enum pvr2_v4l_type index
)
3502 case pvr2_v4l_type_video
: return hdw
->v4l_minor_number_video
;
3503 case pvr2_v4l_type_vbi
: return hdw
->v4l_minor_number_vbi
;
3504 case pvr2_v4l_type_radio
: return hdw
->v4l_minor_number_radio
;
3510 /* Store a v4l minor device number */
3511 void pvr2_hdw_v4l_store_minor_number(struct pvr2_hdw
*hdw
,
3512 enum pvr2_v4l_type index
,int v
)
3515 case pvr2_v4l_type_video
: hdw
->v4l_minor_number_video
= v
;break;
3516 case pvr2_v4l_type_vbi
: hdw
->v4l_minor_number_vbi
= v
;break;
3517 case pvr2_v4l_type_radio
: hdw
->v4l_minor_number_radio
= v
;break;
3523 static void pvr2_ctl_write_complete(struct urb
*urb
)
3525 struct pvr2_hdw
*hdw
= urb
->context
;
3526 hdw
->ctl_write_pend_flag
= 0;
3527 if (hdw
->ctl_read_pend_flag
) return;
3528 complete(&hdw
->ctl_done
);
3532 static void pvr2_ctl_read_complete(struct urb
*urb
)
3534 struct pvr2_hdw
*hdw
= urb
->context
;
3535 hdw
->ctl_read_pend_flag
= 0;
3536 if (hdw
->ctl_write_pend_flag
) return;
3537 complete(&hdw
->ctl_done
);
3541 struct timer_list timer
;
3542 struct pvr2_hdw
*hdw
;
3545 static void pvr2_ctl_timeout(struct timer_list
*t
)
3547 struct hdw_timer
*timer
= from_timer(timer
, t
, timer
);
3548 struct pvr2_hdw
*hdw
= timer
->hdw
;
3550 if (hdw
->ctl_write_pend_flag
|| hdw
->ctl_read_pend_flag
) {
3551 hdw
->ctl_timeout_flag
= !0;
3552 if (hdw
->ctl_write_pend_flag
)
3553 usb_unlink_urb(hdw
->ctl_write_urb
);
3554 if (hdw
->ctl_read_pend_flag
)
3555 usb_unlink_urb(hdw
->ctl_read_urb
);
3560 /* Issue a command and get a response from the device. This extended
3561 version includes a probe flag (which if set means that device errors
3562 should not be logged or treated as fatal) and a timeout in jiffies.
3563 This can be used to non-lethally probe the health of endpoint 1. */
3564 static int pvr2_send_request_ex(struct pvr2_hdw
*hdw
,
3565 unsigned int timeout
,int probe_fl
,
3566 void *write_data
,unsigned int write_len
,
3567 void *read_data
,unsigned int read_len
)
3571 struct hdw_timer timer
= {
3575 if (!hdw
->ctl_lock_held
) {
3576 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3577 "Attempted to execute control transfer without lock!!");
3580 if (!hdw
->flag_ok
&& !probe_fl
) {
3581 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3582 "Attempted to execute control transfer when device not ok");
3585 if (!(hdw
->ctl_read_urb
&& hdw
->ctl_write_urb
)) {
3587 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3588 "Attempted to execute control transfer when USB is disconnected");
3593 /* Ensure that we have sane parameters */
3594 if (!write_data
) write_len
= 0;
3595 if (!read_data
) read_len
= 0;
3596 if (write_len
> PVR2_CTL_BUFFSIZE
) {
3598 PVR2_TRACE_ERROR_LEGS
,
3599 "Attempted to execute %d byte control-write transfer (limit=%d)",
3600 write_len
,PVR2_CTL_BUFFSIZE
);
3603 if (read_len
> PVR2_CTL_BUFFSIZE
) {
3605 PVR2_TRACE_ERROR_LEGS
,
3606 "Attempted to execute %d byte control-read transfer (limit=%d)",
3607 write_len
,PVR2_CTL_BUFFSIZE
);
3610 if ((!write_len
) && (!read_len
)) {
3612 PVR2_TRACE_ERROR_LEGS
,
3613 "Attempted to execute null control transfer?");
3618 hdw
->cmd_debug_state
= 1;
3619 if (write_len
&& write_data
)
3620 hdw
->cmd_debug_code
= ((unsigned char *)write_data
)[0];
3622 hdw
->cmd_debug_code
= 0;
3623 hdw
->cmd_debug_write_len
= write_len
;
3624 hdw
->cmd_debug_read_len
= read_len
;
3626 /* Initialize common stuff */
3627 init_completion(&hdw
->ctl_done
);
3628 hdw
->ctl_timeout_flag
= 0;
3629 hdw
->ctl_write_pend_flag
= 0;
3630 hdw
->ctl_read_pend_flag
= 0;
3631 timer_setup_on_stack(&timer
.timer
, pvr2_ctl_timeout
, 0);
3632 timer
.timer
.expires
= jiffies
+ timeout
;
3634 if (write_len
&& write_data
) {
3635 hdw
->cmd_debug_state
= 2;
3636 /* Transfer write data to internal buffer */
3637 for (idx
= 0; idx
< write_len
; idx
++) {
3638 hdw
->ctl_write_buffer
[idx
] =
3639 ((unsigned char *)write_data
)[idx
];
3641 /* Initiate a write request */
3642 usb_fill_bulk_urb(hdw
->ctl_write_urb
,
3644 usb_sndbulkpipe(hdw
->usb_dev
,
3645 PVR2_CTL_WRITE_ENDPOINT
),
3646 hdw
->ctl_write_buffer
,
3648 pvr2_ctl_write_complete
,
3650 hdw
->ctl_write_urb
->actual_length
= 0;
3651 hdw
->ctl_write_pend_flag
= !0;
3652 if (usb_urb_ep_type_check(hdw
->ctl_write_urb
)) {
3654 PVR2_TRACE_ERROR_LEGS
,
3655 "Invalid write control endpoint");
3658 status
= usb_submit_urb(hdw
->ctl_write_urb
,GFP_KERNEL
);
3660 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3661 "Failed to submit write-control URB status=%d",
3663 hdw
->ctl_write_pend_flag
= 0;
3669 hdw
->cmd_debug_state
= 3;
3670 memset(hdw
->ctl_read_buffer
,0x43,read_len
);
3671 /* Initiate a read request */
3672 usb_fill_bulk_urb(hdw
->ctl_read_urb
,
3674 usb_rcvbulkpipe(hdw
->usb_dev
,
3675 PVR2_CTL_READ_ENDPOINT
),
3676 hdw
->ctl_read_buffer
,
3678 pvr2_ctl_read_complete
,
3680 hdw
->ctl_read_urb
->actual_length
= 0;
3681 hdw
->ctl_read_pend_flag
= !0;
3682 if (usb_urb_ep_type_check(hdw
->ctl_read_urb
)) {
3684 PVR2_TRACE_ERROR_LEGS
,
3685 "Invalid read control endpoint");
3688 status
= usb_submit_urb(hdw
->ctl_read_urb
,GFP_KERNEL
);
3690 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3691 "Failed to submit read-control URB status=%d",
3693 hdw
->ctl_read_pend_flag
= 0;
3699 add_timer(&timer
.timer
);
3701 /* Now wait for all I/O to complete */
3702 hdw
->cmd_debug_state
= 4;
3703 while (hdw
->ctl_write_pend_flag
|| hdw
->ctl_read_pend_flag
) {
3704 wait_for_completion(&hdw
->ctl_done
);
3706 hdw
->cmd_debug_state
= 5;
3709 del_timer_sync(&timer
.timer
);
3711 hdw
->cmd_debug_state
= 6;
3714 if (hdw
->ctl_timeout_flag
) {
3715 status
= -ETIMEDOUT
;
3717 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3718 "Timed out control-write");
3724 /* Validate results of write request */
3725 if ((hdw
->ctl_write_urb
->status
!= 0) &&
3726 (hdw
->ctl_write_urb
->status
!= -ENOENT
) &&
3727 (hdw
->ctl_write_urb
->status
!= -ESHUTDOWN
) &&
3728 (hdw
->ctl_write_urb
->status
!= -ECONNRESET
)) {
3729 /* USB subsystem is reporting some kind of failure
3731 status
= hdw
->ctl_write_urb
->status
;
3733 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3734 "control-write URB failure, status=%d",
3739 if (hdw
->ctl_write_urb
->actual_length
< write_len
) {
3740 /* Failed to write enough data */
3743 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3744 "control-write URB short, expected=%d got=%d",
3746 hdw
->ctl_write_urb
->actual_length
);
3751 if (read_len
&& read_data
) {
3752 /* Validate results of read request */
3753 if ((hdw
->ctl_read_urb
->status
!= 0) &&
3754 (hdw
->ctl_read_urb
->status
!= -ENOENT
) &&
3755 (hdw
->ctl_read_urb
->status
!= -ESHUTDOWN
) &&
3756 (hdw
->ctl_read_urb
->status
!= -ECONNRESET
)) {
3757 /* USB subsystem is reporting some kind of failure
3759 status
= hdw
->ctl_read_urb
->status
;
3761 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3762 "control-read URB failure, status=%d",
3767 if (hdw
->ctl_read_urb
->actual_length
< read_len
) {
3768 /* Failed to read enough data */
3771 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3772 "control-read URB short, expected=%d got=%d",
3774 hdw
->ctl_read_urb
->actual_length
);
3778 /* Transfer retrieved data out from internal buffer */
3779 for (idx
= 0; idx
< read_len
; idx
++) {
3780 ((unsigned char *)read_data
)[idx
] =
3781 hdw
->ctl_read_buffer
[idx
];
3787 hdw
->cmd_debug_state
= 0;
3788 if ((status
< 0) && (!probe_fl
)) {
3789 pvr2_hdw_render_useless(hdw
);
3791 destroy_timer_on_stack(&timer
.timer
);
3797 int pvr2_send_request(struct pvr2_hdw
*hdw
,
3798 void *write_data
,unsigned int write_len
,
3799 void *read_data
,unsigned int read_len
)
3801 return pvr2_send_request_ex(hdw
,HZ
*4,0,
3802 write_data
,write_len
,
3803 read_data
,read_len
);
3807 static int pvr2_issue_simple_cmd(struct pvr2_hdw
*hdw
,u32 cmdcode
)
3810 unsigned int cnt
= 1;
3811 unsigned int args
= 0;
3812 LOCK_TAKE(hdw
->ctl_lock
);
3813 hdw
->cmd_buffer
[0] = cmdcode
& 0xffu
;
3814 args
= (cmdcode
>> 8) & 0xffu
;
3815 args
= (args
> 2) ? 2 : args
;
3818 hdw
->cmd_buffer
[1] = (cmdcode
>> 16) & 0xffu
;
3820 hdw
->cmd_buffer
[2] = (cmdcode
>> 24) & 0xffu
;
3823 if (pvrusb2_debug
& PVR2_TRACE_INIT
) {
3825 unsigned int ccnt
,bcnt
;
3829 ccnt
= scnprintf(tbuf
+bcnt
,
3831 "Sending FX2 command 0x%x",cmdcode
);
3833 for (idx
= 0; idx
< ARRAY_SIZE(pvr2_fx2cmd_desc
); idx
++) {
3834 if (pvr2_fx2cmd_desc
[idx
].id
== cmdcode
) {
3835 ccnt
= scnprintf(tbuf
+bcnt
,
3838 pvr2_fx2cmd_desc
[idx
].desc
);
3844 ccnt
= scnprintf(tbuf
+bcnt
,
3846 " (%u",hdw
->cmd_buffer
[1]);
3849 ccnt
= scnprintf(tbuf
+bcnt
,
3851 ",%u",hdw
->cmd_buffer
[2]);
3854 ccnt
= scnprintf(tbuf
+bcnt
,
3859 pvr2_trace(PVR2_TRACE_INIT
,"%.*s",bcnt
,tbuf
);
3861 ret
= pvr2_send_request(hdw
,hdw
->cmd_buffer
,cnt
,NULL
,0);
3862 LOCK_GIVE(hdw
->ctl_lock
);
3867 int pvr2_write_register(struct pvr2_hdw
*hdw
, u16 reg
, u32 data
)
3871 LOCK_TAKE(hdw
->ctl_lock
);
3873 hdw
->cmd_buffer
[0] = FX2CMD_REG_WRITE
; /* write register prefix */
3874 PVR2_DECOMPOSE_LE(hdw
->cmd_buffer
,1,data
);
3875 hdw
->cmd_buffer
[5] = 0;
3876 hdw
->cmd_buffer
[6] = (reg
>> 8) & 0xff;
3877 hdw
->cmd_buffer
[7] = reg
& 0xff;
3880 ret
= pvr2_send_request(hdw
, hdw
->cmd_buffer
, 8, hdw
->cmd_buffer
, 0);
3882 LOCK_GIVE(hdw
->ctl_lock
);
3888 static int pvr2_read_register(struct pvr2_hdw
*hdw
, u16 reg
, u32
*data
)
3892 LOCK_TAKE(hdw
->ctl_lock
);
3894 hdw
->cmd_buffer
[0] = FX2CMD_REG_READ
; /* read register prefix */
3895 hdw
->cmd_buffer
[1] = 0;
3896 hdw
->cmd_buffer
[2] = 0;
3897 hdw
->cmd_buffer
[3] = 0;
3898 hdw
->cmd_buffer
[4] = 0;
3899 hdw
->cmd_buffer
[5] = 0;
3900 hdw
->cmd_buffer
[6] = (reg
>> 8) & 0xff;
3901 hdw
->cmd_buffer
[7] = reg
& 0xff;
3903 ret
|= pvr2_send_request(hdw
, hdw
->cmd_buffer
, 8, hdw
->cmd_buffer
, 4);
3904 *data
= PVR2_COMPOSE_LE(hdw
->cmd_buffer
,0);
3906 LOCK_GIVE(hdw
->ctl_lock
);
3912 void pvr2_hdw_render_useless(struct pvr2_hdw
*hdw
)
3914 if (!hdw
->flag_ok
) return;
3915 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3916 "Device being rendered inoperable");
3917 if (hdw
->vid_stream
) {
3918 pvr2_stream_setup(hdw
->vid_stream
,NULL
,0,0);
3921 trace_stbit("flag_ok",hdw
->flag_ok
);
3922 pvr2_hdw_state_sched(hdw
);
3926 void pvr2_hdw_device_reset(struct pvr2_hdw
*hdw
)
3929 pvr2_trace(PVR2_TRACE_INIT
,"Performing a device reset...");
3930 ret
= usb_lock_device_for_reset(hdw
->usb_dev
,NULL
);
3932 ret
= usb_reset_device(hdw
->usb_dev
);
3933 usb_unlock_device(hdw
->usb_dev
);
3935 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3936 "Failed to lock USB device ret=%d",ret
);
3938 if (init_pause_msec
) {
3939 pvr2_trace(PVR2_TRACE_INFO
,
3940 "Waiting %u msec for hardware to settle",
3942 msleep(init_pause_msec
);
3948 void pvr2_hdw_cpureset_assert(struct pvr2_hdw
*hdw
,int val
)
3954 if (!hdw
->usb_dev
) return;
3956 da
= kmalloc(16, GFP_KERNEL
);
3959 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3960 "Unable to allocate memory to control CPU reset");
3964 pvr2_trace(PVR2_TRACE_INIT
,"cpureset_assert(%d)",val
);
3966 da
[0] = val
? 0x01 : 0x00;
3968 /* Write the CPUCS register on the 8051. The lsb of the register
3969 is the reset bit; a 1 asserts reset while a 0 clears it. */
3970 pipe
= usb_sndctrlpipe(hdw
->usb_dev
, 0);
3971 ret
= usb_control_msg(hdw
->usb_dev
,pipe
,0xa0,0x40,0xe600,0,da
,1,HZ
);
3973 pvr2_trace(PVR2_TRACE_ERROR_LEGS
,
3974 "cpureset_assert(%d) error=%d",val
,ret
);
3975 pvr2_hdw_render_useless(hdw
);
3982 int pvr2_hdw_cmd_deep_reset(struct pvr2_hdw
*hdw
)
3984 return pvr2_issue_simple_cmd(hdw
,FX2CMD_DEEP_RESET
);
3988 int pvr2_hdw_cmd_powerup(struct pvr2_hdw
*hdw
)
3990 return pvr2_issue_simple_cmd(hdw
,FX2CMD_POWER_ON
);
3995 int pvr2_hdw_cmd_decoder_reset(struct pvr2_hdw
*hdw
)
3997 pvr2_trace(PVR2_TRACE_INIT
,
3998 "Requesting decoder reset");
3999 if (hdw
->decoder_client_id
) {
4000 v4l2_device_call_all(&hdw
->v4l2_dev
, hdw
->decoder_client_id
,
4002 pvr2_hdw_cx25840_vbi_hack(hdw
);
4005 pvr2_trace(PVR2_TRACE_INIT
,
4006 "Unable to reset decoder: nothing attached");
4011 static int pvr2_hdw_cmd_hcw_demod_reset(struct pvr2_hdw
*hdw
, int onoff
)
4014 return pvr2_issue_simple_cmd(hdw
,
4015 FX2CMD_HCW_DEMOD_RESETIN
|
4017 ((onoff
? 1 : 0) << 16));
4021 static int pvr2_hdw_cmd_onair_fe_power_ctrl(struct pvr2_hdw
*hdw
, int onoff
)
4024 return pvr2_issue_simple_cmd(hdw
,(onoff
?
4025 FX2CMD_ONAIR_DTV_POWER_ON
:
4026 FX2CMD_ONAIR_DTV_POWER_OFF
));
4030 static int pvr2_hdw_cmd_onair_digital_path_ctrl(struct pvr2_hdw
*hdw
,
4033 return pvr2_issue_simple_cmd(hdw
,(onoff
?
4034 FX2CMD_ONAIR_DTV_STREAMING_ON
:
4035 FX2CMD_ONAIR_DTV_STREAMING_OFF
));
4039 static void pvr2_hdw_cmd_modeswitch(struct pvr2_hdw
*hdw
,int digitalFl
)
4042 /* Compare digital/analog desired setting with current setting. If
4043 they don't match, fix it... */
4044 cmode
= (digitalFl
? PVR2_PATHWAY_DIGITAL
: PVR2_PATHWAY_ANALOG
);
4045 if (cmode
== hdw
->pathway_state
) {
4046 /* They match; nothing to do */
4050 switch (hdw
->hdw_desc
->digital_control_scheme
) {
4051 case PVR2_DIGITAL_SCHEME_HAUPPAUGE
:
4052 pvr2_hdw_cmd_hcw_demod_reset(hdw
,digitalFl
);
4053 if (cmode
== PVR2_PATHWAY_ANALOG
) {
4054 /* If moving to analog mode, also force the decoder
4055 to reset. If no decoder is attached, then it's
4056 ok to ignore this because if/when the decoder
4057 attaches, it will reset itself at that time. */
4058 pvr2_hdw_cmd_decoder_reset(hdw
);
4061 case PVR2_DIGITAL_SCHEME_ONAIR
:
4062 /* Supposedly we should always have the power on whether in
4063 digital or analog mode. But for now do what appears to
4065 pvr2_hdw_cmd_onair_fe_power_ctrl(hdw
,digitalFl
);
4070 pvr2_hdw_untrip_unlocked(hdw
);
4071 hdw
->pathway_state
= cmode
;
4075 static void pvr2_led_ctrl_hauppauge(struct pvr2_hdw
*hdw
, int onoff
)
4077 /* change some GPIO data
4079 * note: bit d7 of dir appears to control the LED,
4080 * so we shut it off here.
4084 pvr2_hdw_gpio_chg_dir(hdw
, 0xffffffff, 0x00000481);
4086 pvr2_hdw_gpio_chg_dir(hdw
, 0xffffffff, 0x00000401);
4088 pvr2_hdw_gpio_chg_out(hdw
, 0xffffffff, 0x00000000);
4092 typedef void (*led_method_func
)(struct pvr2_hdw
*,int);
4094 static led_method_func led_methods
[] = {
4095 [PVR2_LED_SCHEME_HAUPPAUGE
] = pvr2_led_ctrl_hauppauge
,
4100 static void pvr2_led_ctrl(struct pvr2_hdw
*hdw
,int onoff
)
4102 unsigned int scheme_id
;
4105 if ((!onoff
) == (!hdw
->led_on
)) return;
4107 hdw
->led_on
= onoff
!= 0;
4109 scheme_id
= hdw
->hdw_desc
->led_scheme
;
4110 if (scheme_id
< ARRAY_SIZE(led_methods
)) {
4111 fp
= led_methods
[scheme_id
];
4116 if (fp
) (*fp
)(hdw
,onoff
);
4120 /* Stop / start video stream transport */
4121 static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw
*hdw
,int runFl
)
4125 /* If we're in analog mode, then just issue the usual analog
4127 if (hdw
->pathway_state
== PVR2_PATHWAY_ANALOG
) {
4128 return pvr2_issue_simple_cmd(hdw
,
4130 FX2CMD_STREAMING_ON
:
4131 FX2CMD_STREAMING_OFF
));
4132 /*Note: Not reached */
4135 if (hdw
->pathway_state
!= PVR2_PATHWAY_DIGITAL
) {
4136 /* Whoops, we don't know what mode we're in... */
4140 /* To get here we have to be in digital mode. The mechanism here
4141 is unfortunately different for different vendors. So we switch
4142 on the device's digital scheme attribute in order to figure out
4144 switch (hdw
->hdw_desc
->digital_control_scheme
) {
4145 case PVR2_DIGITAL_SCHEME_HAUPPAUGE
:
4146 return pvr2_issue_simple_cmd(hdw
,
4148 FX2CMD_HCW_DTV_STREAMING_ON
:
4149 FX2CMD_HCW_DTV_STREAMING_OFF
));
4150 case PVR2_DIGITAL_SCHEME_ONAIR
:
4151 ret
= pvr2_issue_simple_cmd(hdw
,
4153 FX2CMD_STREAMING_ON
:
4154 FX2CMD_STREAMING_OFF
));
4155 if (ret
) return ret
;
4156 return pvr2_hdw_cmd_onair_digital_path_ctrl(hdw
,runFl
);
4163 /* Evaluate whether or not state_pathway_ok can change */
4164 static int state_eval_pathway_ok(struct pvr2_hdw
*hdw
)
4166 if (hdw
->state_pathway_ok
) {
4167 /* Nothing to do if pathway is already ok */
4170 if (!hdw
->state_pipeline_idle
) {
4171 /* Not allowed to change anything if pipeline is not idle */
4174 pvr2_hdw_cmd_modeswitch(hdw
,hdw
->input_val
== PVR2_CVAL_INPUT_DTV
);
4175 hdw
->state_pathway_ok
= !0;
4176 trace_stbit("state_pathway_ok",hdw
->state_pathway_ok
);
4181 /* Evaluate whether or not state_encoder_ok can change */
4182 static int state_eval_encoder_ok(struct pvr2_hdw
*hdw
)
4184 if (hdw
->state_encoder_ok
) return 0;
4185 if (hdw
->flag_tripped
) return 0;
4186 if (hdw
->state_encoder_run
) return 0;
4187 if (hdw
->state_encoder_config
) return 0;
4188 if (hdw
->state_decoder_run
) return 0;
4189 if (hdw
->state_usbstream_run
) return 0;
4190 if (hdw
->pathway_state
== PVR2_PATHWAY_DIGITAL
) {
4191 if (!hdw
->hdw_desc
->flag_digital_requires_cx23416
) return 0;
4192 } else if (hdw
->pathway_state
!= PVR2_PATHWAY_ANALOG
) {
4196 if (pvr2_upload_firmware2(hdw
) < 0) {
4197 hdw
->flag_tripped
= !0;
4198 trace_stbit("flag_tripped",hdw
->flag_tripped
);
4201 hdw
->state_encoder_ok
= !0;
4202 trace_stbit("state_encoder_ok",hdw
->state_encoder_ok
);
4207 /* Evaluate whether or not state_encoder_config can change */
4208 static int state_eval_encoder_config(struct pvr2_hdw
*hdw
)
4210 if (hdw
->state_encoder_config
) {
4211 if (hdw
->state_encoder_ok
) {
4212 if (hdw
->state_pipeline_req
&&
4213 !hdw
->state_pipeline_pause
) return 0;
4215 hdw
->state_encoder_config
= 0;
4216 hdw
->state_encoder_waitok
= 0;
4217 trace_stbit("state_encoder_waitok",hdw
->state_encoder_waitok
);
4218 /* paranoia - solve race if timer just completed */
4219 del_timer_sync(&hdw
->encoder_wait_timer
);
4221 if (!hdw
->state_pathway_ok
||
4222 (hdw
->pathway_state
!= PVR2_PATHWAY_ANALOG
) ||
4223 !hdw
->state_encoder_ok
||
4224 !hdw
->state_pipeline_idle
||
4225 hdw
->state_pipeline_pause
||
4226 !hdw
->state_pipeline_req
||
4227 !hdw
->state_pipeline_config
) {
4228 /* We must reset the enforced wait interval if
4229 anything has happened that might have disturbed
4230 the encoder. This should be a rare case. */
4231 if (timer_pending(&hdw
->encoder_wait_timer
)) {
4232 del_timer_sync(&hdw
->encoder_wait_timer
);
4234 if (hdw
->state_encoder_waitok
) {
4235 /* Must clear the state - therefore we did
4236 something to a state bit and must also
4238 hdw
->state_encoder_waitok
= 0;
4239 trace_stbit("state_encoder_waitok",
4240 hdw
->state_encoder_waitok
);
4245 if (!hdw
->state_encoder_waitok
) {
4246 if (!timer_pending(&hdw
->encoder_wait_timer
)) {
4247 /* waitok flag wasn't set and timer isn't
4248 running. Check flag once more to avoid
4249 a race then start the timer. This is
4250 the point when we measure out a minimal
4251 quiet interval before doing something to
4253 if (!hdw
->state_encoder_waitok
) {
4254 hdw
->encoder_wait_timer
.expires
=
4255 jiffies
+ msecs_to_jiffies(
4256 TIME_MSEC_ENCODER_WAIT
);
4257 add_timer(&hdw
->encoder_wait_timer
);
4260 /* We can't continue until we know we have been
4261 quiet for the interval measured by this
4265 pvr2_encoder_configure(hdw
);
4266 if (hdw
->state_encoder_ok
) hdw
->state_encoder_config
= !0;
4268 trace_stbit("state_encoder_config",hdw
->state_encoder_config
);
4273 /* Return true if the encoder should not be running. */
4274 static int state_check_disable_encoder_run(struct pvr2_hdw
*hdw
)
4276 if (!hdw
->state_encoder_ok
) {
4277 /* Encoder isn't healthy at the moment, so stop it. */
4280 if (!hdw
->state_pathway_ok
) {
4281 /* Mode is not understood at the moment (i.e. it wants to
4282 change), so encoder must be stopped. */
4286 switch (hdw
->pathway_state
) {
4287 case PVR2_PATHWAY_ANALOG
:
4288 if (!hdw
->state_decoder_run
) {
4289 /* We're in analog mode and the decoder is not
4290 running; thus the encoder should be stopped as
4295 case PVR2_PATHWAY_DIGITAL
:
4296 if (hdw
->state_encoder_runok
) {
4297 /* This is a funny case. We're in digital mode so
4298 really the encoder should be stopped. However
4299 if it really is running, only kill it after
4300 runok has been set. This gives a chance for the
4301 onair quirk to function (encoder must run
4302 briefly first, at least once, before onair
4303 digital streaming can work). */
4308 /* Unknown mode; so encoder should be stopped. */
4312 /* If we get here, we haven't found a reason to stop the
4318 /* Return true if the encoder should be running. */
4319 static int state_check_enable_encoder_run(struct pvr2_hdw
*hdw
)
4321 if (!hdw
->state_encoder_ok
) {
4322 /* Don't run the encoder if it isn't healthy... */
4325 if (!hdw
->state_pathway_ok
) {
4326 /* Don't run the encoder if we don't (yet) know what mode
4327 we need to be in... */
4331 switch (hdw
->pathway_state
) {
4332 case PVR2_PATHWAY_ANALOG
:
4333 if (hdw
->state_decoder_run
&& hdw
->state_decoder_ready
) {
4334 /* In analog mode, if the decoder is running, then
4339 case PVR2_PATHWAY_DIGITAL
:
4340 if ((hdw
->hdw_desc
->digital_control_scheme
==
4341 PVR2_DIGITAL_SCHEME_ONAIR
) &&
4342 !hdw
->state_encoder_runok
) {
4343 /* This is a quirk. OnAir hardware won't stream
4344 digital until the encoder has been run at least
4345 once, for a minimal period of time (empiricially
4346 measured to be 1/4 second). So if we're on
4347 OnAir hardware and the encoder has never been
4348 run at all, then start the encoder. Normal
4349 state machine logic in the driver will
4350 automatically handle the remaining bits. */
4355 /* For completeness (unknown mode; encoder won't run ever) */
4358 /* If we get here, then we haven't found any reason to run the
4359 encoder, so don't run it. */
4364 /* Evaluate whether or not state_encoder_run can change */
4365 static int state_eval_encoder_run(struct pvr2_hdw
*hdw
)
4367 if (hdw
->state_encoder_run
) {
4368 if (!state_check_disable_encoder_run(hdw
)) return 0;
4369 if (hdw
->state_encoder_ok
) {
4370 del_timer_sync(&hdw
->encoder_run_timer
);
4371 if (pvr2_encoder_stop(hdw
) < 0) return !0;
4373 hdw
->state_encoder_run
= 0;
4375 if (!state_check_enable_encoder_run(hdw
)) return 0;
4376 if (pvr2_encoder_start(hdw
) < 0) return !0;
4377 hdw
->state_encoder_run
= !0;
4378 if (!hdw
->state_encoder_runok
) {
4379 hdw
->encoder_run_timer
.expires
= jiffies
+
4380 msecs_to_jiffies(TIME_MSEC_ENCODER_OK
);
4381 add_timer(&hdw
->encoder_run_timer
);
4384 trace_stbit("state_encoder_run",hdw
->state_encoder_run
);
4389 /* Timeout function for quiescent timer. */
4390 static void pvr2_hdw_quiescent_timeout(struct timer_list
*t
)
4392 struct pvr2_hdw
*hdw
= from_timer(hdw
, t
, quiescent_timer
);
4393 hdw
->state_decoder_quiescent
= !0;
4394 trace_stbit("state_decoder_quiescent",hdw
->state_decoder_quiescent
);
4395 hdw
->state_stale
= !0;
4396 schedule_work(&hdw
->workpoll
);
4400 /* Timeout function for decoder stabilization timer. */
4401 static void pvr2_hdw_decoder_stabilization_timeout(struct timer_list
*t
)
4403 struct pvr2_hdw
*hdw
= from_timer(hdw
, t
, decoder_stabilization_timer
);
4404 hdw
->state_decoder_ready
= !0;
4405 trace_stbit("state_decoder_ready", hdw
->state_decoder_ready
);
4406 hdw
->state_stale
= !0;
4407 schedule_work(&hdw
->workpoll
);
4411 /* Timeout function for encoder wait timer. */
4412 static void pvr2_hdw_encoder_wait_timeout(struct timer_list
*t
)
4414 struct pvr2_hdw
*hdw
= from_timer(hdw
, t
, encoder_wait_timer
);
4415 hdw
->state_encoder_waitok
= !0;
4416 trace_stbit("state_encoder_waitok",hdw
->state_encoder_waitok
);
4417 hdw
->state_stale
= !0;
4418 schedule_work(&hdw
->workpoll
);
4422 /* Timeout function for encoder run timer. */
4423 static void pvr2_hdw_encoder_run_timeout(struct timer_list
*t
)
4425 struct pvr2_hdw
*hdw
= from_timer(hdw
, t
, encoder_run_timer
);
4426 if (!hdw
->state_encoder_runok
) {
4427 hdw
->state_encoder_runok
= !0;
4428 trace_stbit("state_encoder_runok",hdw
->state_encoder_runok
);
4429 hdw
->state_stale
= !0;
4430 schedule_work(&hdw
->workpoll
);
4435 /* Evaluate whether or not state_decoder_run can change */
4436 static int state_eval_decoder_run(struct pvr2_hdw
*hdw
)
4438 if (hdw
->state_decoder_run
) {
4439 if (hdw
->state_encoder_ok
) {
4440 if (hdw
->state_pipeline_req
&&
4441 !hdw
->state_pipeline_pause
&&
4442 hdw
->state_pathway_ok
) return 0;
4444 if (!hdw
->flag_decoder_missed
) {
4445 pvr2_decoder_enable(hdw
,0);
4447 hdw
->state_decoder_quiescent
= 0;
4448 hdw
->state_decoder_run
= 0;
4449 /* paranoia - solve race if timer(s) just completed */
4450 del_timer_sync(&hdw
->quiescent_timer
);
4451 /* Kill the stabilization timer, in case we're killing the
4452 encoder before the previous stabilization interval has
4453 been properly timed. */
4454 del_timer_sync(&hdw
->decoder_stabilization_timer
);
4455 hdw
->state_decoder_ready
= 0;
4457 if (!hdw
->state_decoder_quiescent
) {
4458 if (!timer_pending(&hdw
->quiescent_timer
)) {
4459 /* We don't do something about the
4460 quiescent timer until right here because
4461 we also want to catch cases where the
4462 decoder was already not running (like
4463 after initialization) as opposed to
4464 knowing that we had just stopped it.
4465 The second flag check is here to cover a
4466 race - the timer could have run and set
4467 this flag just after the previous check
4468 but before we did the pending check. */
4469 if (!hdw
->state_decoder_quiescent
) {
4470 hdw
->quiescent_timer
.expires
=
4471 jiffies
+ msecs_to_jiffies(
4472 TIME_MSEC_DECODER_WAIT
);
4473 add_timer(&hdw
->quiescent_timer
);
4476 /* Don't allow decoder to start again until it has
4477 been quiesced first. This little detail should
4478 hopefully further stabilize the encoder. */
4481 if (!hdw
->state_pathway_ok
||
4482 (hdw
->pathway_state
!= PVR2_PATHWAY_ANALOG
) ||
4483 !hdw
->state_pipeline_req
||
4484 hdw
->state_pipeline_pause
||
4485 !hdw
->state_pipeline_config
||
4486 !hdw
->state_encoder_config
||
4487 !hdw
->state_encoder_ok
) return 0;
4488 del_timer_sync(&hdw
->quiescent_timer
);
4489 if (hdw
->flag_decoder_missed
) return 0;
4490 if (pvr2_decoder_enable(hdw
,!0) < 0) return 0;
4491 hdw
->state_decoder_quiescent
= 0;
4492 hdw
->state_decoder_ready
= 0;
4493 hdw
->state_decoder_run
= !0;
4494 if (hdw
->decoder_client_id
== PVR2_CLIENT_ID_SAA7115
) {
4495 hdw
->decoder_stabilization_timer
.expires
=
4496 jiffies
+ msecs_to_jiffies(
4497 TIME_MSEC_DECODER_STABILIZATION_WAIT
);
4498 add_timer(&hdw
->decoder_stabilization_timer
);
4500 hdw
->state_decoder_ready
= !0;
4503 trace_stbit("state_decoder_quiescent",hdw
->state_decoder_quiescent
);
4504 trace_stbit("state_decoder_run",hdw
->state_decoder_run
);
4505 trace_stbit("state_decoder_ready", hdw
->state_decoder_ready
);
4510 /* Evaluate whether or not state_usbstream_run can change */
4511 static int state_eval_usbstream_run(struct pvr2_hdw
*hdw
)
4513 if (hdw
->state_usbstream_run
) {
4515 if (hdw
->pathway_state
== PVR2_PATHWAY_ANALOG
) {
4516 fl
= (hdw
->state_encoder_ok
&&
4517 hdw
->state_encoder_run
);
4518 } else if ((hdw
->pathway_state
== PVR2_PATHWAY_DIGITAL
) &&
4519 (hdw
->hdw_desc
->flag_digital_requires_cx23416
)) {
4520 fl
= hdw
->state_encoder_ok
;
4523 hdw
->state_pipeline_req
&&
4524 !hdw
->state_pipeline_pause
&&
4525 hdw
->state_pathway_ok
) {
4528 pvr2_hdw_cmd_usbstream(hdw
,0);
4529 hdw
->state_usbstream_run
= 0;
4531 if (!hdw
->state_pipeline_req
||
4532 hdw
->state_pipeline_pause
||
4533 !hdw
->state_pathway_ok
) return 0;
4534 if (hdw
->pathway_state
== PVR2_PATHWAY_ANALOG
) {
4535 if (!hdw
->state_encoder_ok
||
4536 !hdw
->state_encoder_run
) return 0;
4537 } else if ((hdw
->pathway_state
== PVR2_PATHWAY_DIGITAL
) &&
4538 (hdw
->hdw_desc
->flag_digital_requires_cx23416
)) {
4539 if (!hdw
->state_encoder_ok
) return 0;
4540 if (hdw
->state_encoder_run
) return 0;
4541 if (hdw
->hdw_desc
->digital_control_scheme
==
4542 PVR2_DIGITAL_SCHEME_ONAIR
) {
4543 /* OnAir digital receivers won't stream
4544 unless the analog encoder has run first.
4545 Why? I have no idea. But don't even
4546 try until we know the analog side is
4547 known to have run. */
4548 if (!hdw
->state_encoder_runok
) return 0;
4551 if (pvr2_hdw_cmd_usbstream(hdw
,!0) < 0) return 0;
4552 hdw
->state_usbstream_run
= !0;
4554 trace_stbit("state_usbstream_run",hdw
->state_usbstream_run
);
4559 /* Attempt to configure pipeline, if needed */
4560 static int state_eval_pipeline_config(struct pvr2_hdw
*hdw
)
4562 if (hdw
->state_pipeline_config
||
4563 hdw
->state_pipeline_pause
) return 0;
4564 pvr2_hdw_commit_execute(hdw
);
4569 /* Update pipeline idle and pipeline pause tracking states based on other
4570 inputs. This must be called whenever the other relevant inputs have
4572 static int state_update_pipeline_state(struct pvr2_hdw
*hdw
)
4576 /* Update pipeline state */
4577 st
= !(hdw
->state_encoder_run
||
4578 hdw
->state_decoder_run
||
4579 hdw
->state_usbstream_run
||
4580 (!hdw
->state_decoder_quiescent
));
4581 if (!st
!= !hdw
->state_pipeline_idle
) {
4582 hdw
->state_pipeline_idle
= st
;
4585 if (hdw
->state_pipeline_idle
&& hdw
->state_pipeline_pause
) {
4586 hdw
->state_pipeline_pause
= 0;
4593 typedef int (*state_eval_func
)(struct pvr2_hdw
*);
4595 /* Set of functions to be run to evaluate various states in the driver. */
4596 static const state_eval_func eval_funcs
[] = {
4597 state_eval_pathway_ok
,
4598 state_eval_pipeline_config
,
4599 state_eval_encoder_ok
,
4600 state_eval_encoder_config
,
4601 state_eval_decoder_run
,
4602 state_eval_encoder_run
,
4603 state_eval_usbstream_run
,
4607 /* Process various states and return true if we did anything interesting. */
4608 static int pvr2_hdw_state_update(struct pvr2_hdw
*hdw
)
4611 int state_updated
= 0;
4614 if (!hdw
->state_stale
) return 0;
4615 if ((hdw
->fw1_state
!= FW1_STATE_OK
) ||
4617 hdw
->state_stale
= 0;
4620 /* This loop is the heart of the entire driver. It keeps trying to
4621 evaluate various bits of driver state until nothing changes for
4622 one full iteration. Each "bit of state" tracks some global
4623 aspect of the driver, e.g. whether decoder should run, if
4624 pipeline is configured, usb streaming is on, etc. We separately
4625 evaluate each of those questions based on other driver state to
4626 arrive at the correct running configuration. */
4629 state_update_pipeline_state(hdw
);
4630 /* Iterate over each bit of state */
4631 for (i
= 0; (i
<ARRAY_SIZE(eval_funcs
)) && hdw
->flag_ok
; i
++) {
4632 if ((*eval_funcs
[i
])(hdw
)) {
4635 state_update_pipeline_state(hdw
);
4638 } while (check_flag
&& hdw
->flag_ok
);
4639 hdw
->state_stale
= 0;
4640 trace_stbit("state_stale",hdw
->state_stale
);
4641 return state_updated
;
4645 static unsigned int print_input_mask(unsigned int msk
,
4646 char *buf
,unsigned int acnt
)
4648 unsigned int idx
,ccnt
;
4649 unsigned int tcnt
= 0;
4650 for (idx
= 0; idx
< ARRAY_SIZE(control_values_input
); idx
++) {
4651 if (!((1 << idx
) & msk
)) continue;
4652 ccnt
= scnprintf(buf
+tcnt
,
4656 control_values_input
[idx
]);
4663 static const char *pvr2_pathway_state_name(int id
)
4666 case PVR2_PATHWAY_ANALOG
: return "analog";
4667 case PVR2_PATHWAY_DIGITAL
: return "digital";
4668 default: return "unknown";
4673 static unsigned int pvr2_hdw_report_unlocked(struct pvr2_hdw
*hdw
,int which
,
4674 char *buf
,unsigned int acnt
)
4680 "driver:%s%s%s%s%s <mode=%s>",
4681 (hdw
->flag_ok
? " <ok>" : " <fail>"),
4682 (hdw
->flag_init_ok
? " <init>" : " <uninitialized>"),
4683 (hdw
->flag_disconnected
? " <disconnected>" :
4685 (hdw
->flag_tripped
? " <tripped>" : ""),
4686 (hdw
->flag_decoder_missed
? " <no decoder>" : ""),
4687 pvr2_pathway_state_name(hdw
->pathway_state
));
4692 "pipeline:%s%s%s%s",
4693 (hdw
->state_pipeline_idle
? " <idle>" : ""),
4694 (hdw
->state_pipeline_config
?
4695 " <configok>" : " <stale>"),
4696 (hdw
->state_pipeline_req
? " <req>" : ""),
4697 (hdw
->state_pipeline_pause
? " <pause>" : ""));
4701 "worker:%s%s%s%s%s%s%s",
4702 (hdw
->state_decoder_run
?
4703 (hdw
->state_decoder_ready
?
4704 "<decode:run>" : " <decode:start>") :
4705 (hdw
->state_decoder_quiescent
?
4706 "" : " <decode:stop>")),
4707 (hdw
->state_decoder_quiescent
?
4708 " <decode:quiescent>" : ""),
4709 (hdw
->state_encoder_ok
?
4710 "" : " <encode:init>"),
4711 (hdw
->state_encoder_run
?
4712 (hdw
->state_encoder_runok
?
4714 " <encode:firstrun>") :
4715 (hdw
->state_encoder_runok
?
4717 " <encode:virgin>")),
4718 (hdw
->state_encoder_config
?
4719 " <encode:configok>" :
4720 (hdw
->state_encoder_waitok
?
4721 "" : " <encode:waitok>")),
4722 (hdw
->state_usbstream_run
?
4723 " <usb:run>" : " <usb:stop>"),
4724 (hdw
->state_pathway_ok
?
4725 " <pathway:ok>" : ""));
4730 pvr2_get_state_name(hdw
->master_state
));
4732 unsigned int tcnt
= 0;
4735 ccnt
= scnprintf(buf
,
4737 "Hardware supported inputs: ");
4739 tcnt
+= print_input_mask(hdw
->input_avail_mask
,
4742 if (hdw
->input_avail_mask
!= hdw
->input_allowed_mask
) {
4743 ccnt
= scnprintf(buf
+tcnt
,
4745 "; allowed inputs: ");
4747 tcnt
+= print_input_mask(hdw
->input_allowed_mask
,
4754 struct pvr2_stream_stats stats
;
4755 if (!hdw
->vid_stream
) break;
4756 pvr2_stream_get_stats(hdw
->vid_stream
,
4761 "Bytes streamed=%u URBs: queued=%u idle=%u ready=%u processed=%u failed=%u",
4762 stats
.bytes_processed
,
4763 stats
.buffers_in_queue
,
4764 stats
.buffers_in_idle
,
4765 stats
.buffers_in_ready
,
4766 stats
.buffers_processed
,
4767 stats
.buffers_failed
);
4770 unsigned int id
= hdw
->ir_scheme_active
;
4771 return scnprintf(buf
, acnt
, "ir scheme: id=%d %s", id
,
4772 (id
>= ARRAY_SIZE(ir_scheme_names
) ?
4773 "?" : ir_scheme_names
[id
]));
4781 /* Generate report containing info about attached sub-devices and attached
4782 i2c clients, including an indication of which attached i2c clients are
4783 actually sub-devices. */
4784 static unsigned int pvr2_hdw_report_clients(struct pvr2_hdw
*hdw
,
4785 char *buf
, unsigned int acnt
)
4787 struct v4l2_subdev
*sd
;
4788 unsigned int tcnt
= 0;
4790 struct i2c_client
*client
;
4794 ccnt
= scnprintf(buf
, acnt
, "Associated v4l2-subdev drivers and I2C clients:\n");
4796 v4l2_device_for_each_subdev(sd
, &hdw
->v4l2_dev
) {
4799 if (id
< ARRAY_SIZE(module_names
)) p
= module_names
[id
];
4801 ccnt
= scnprintf(buf
+ tcnt
, acnt
- tcnt
, " %s:", p
);
4804 ccnt
= scnprintf(buf
+ tcnt
, acnt
- tcnt
,
4805 " (unknown id=%u):", id
);
4808 client
= v4l2_get_subdevdata(sd
);
4810 ccnt
= scnprintf(buf
+ tcnt
, acnt
- tcnt
,
4811 " %s @ %02x\n", client
->name
,
4815 ccnt
= scnprintf(buf
+ tcnt
, acnt
- tcnt
,
4816 " no i2c client\n");
4824 unsigned int pvr2_hdw_state_report(struct pvr2_hdw
*hdw
,
4825 char *buf
,unsigned int acnt
)
4827 unsigned int bcnt
,ccnt
,idx
;
4829 LOCK_TAKE(hdw
->big_lock
);
4830 for (idx
= 0; ; idx
++) {
4831 ccnt
= pvr2_hdw_report_unlocked(hdw
,idx
,buf
,acnt
);
4833 bcnt
+= ccnt
; acnt
-= ccnt
; buf
+= ccnt
;
4835 buf
[0] = '\n'; ccnt
= 1;
4836 bcnt
+= ccnt
; acnt
-= ccnt
; buf
+= ccnt
;
4838 ccnt
= pvr2_hdw_report_clients(hdw
, buf
, acnt
);
4839 bcnt
+= ccnt
; acnt
-= ccnt
; buf
+= ccnt
;
4840 LOCK_GIVE(hdw
->big_lock
);
4845 static void pvr2_hdw_state_log_state(struct pvr2_hdw
*hdw
)
4848 unsigned int idx
, ccnt
;
4849 unsigned int lcnt
, ucnt
;
4851 for (idx
= 0; ; idx
++) {
4852 ccnt
= pvr2_hdw_report_unlocked(hdw
,idx
,buf
,sizeof(buf
));
4854 printk(KERN_INFO
"%s %.*s\n",hdw
->name
,ccnt
,buf
);
4856 ccnt
= pvr2_hdw_report_clients(hdw
, buf
, sizeof(buf
));
4857 if (ccnt
>= sizeof(buf
))
4861 while (ucnt
< ccnt
) {
4863 while ((lcnt
+ ucnt
< ccnt
) && (buf
[lcnt
+ ucnt
] != '\n')) {
4866 printk(KERN_INFO
"%s %.*s\n", hdw
->name
, lcnt
, buf
+ ucnt
);
4872 /* Evaluate and update the driver's current state, taking various actions
4873 as appropriate for the update. */
4874 static int pvr2_hdw_state_eval(struct pvr2_hdw
*hdw
)
4877 int state_updated
= 0;
4878 int callback_flag
= 0;
4881 pvr2_trace(PVR2_TRACE_STBITS
,
4882 "Drive state check START");
4883 if (pvrusb2_debug
& PVR2_TRACE_STBITS
) {
4884 pvr2_hdw_state_log_state(hdw
);
4887 /* Process all state and get back over disposition */
4888 state_updated
= pvr2_hdw_state_update(hdw
);
4890 analog_mode
= (hdw
->pathway_state
!= PVR2_PATHWAY_DIGITAL
);
4892 /* Update master state based upon all other states. */
4893 if (!hdw
->flag_ok
) {
4894 st
= PVR2_STATE_DEAD
;
4895 } else if (hdw
->fw1_state
!= FW1_STATE_OK
) {
4896 st
= PVR2_STATE_COLD
;
4897 } else if ((analog_mode
||
4898 hdw
->hdw_desc
->flag_digital_requires_cx23416
) &&
4899 !hdw
->state_encoder_ok
) {
4900 st
= PVR2_STATE_WARM
;
4901 } else if (hdw
->flag_tripped
||
4902 (analog_mode
&& hdw
->flag_decoder_missed
)) {
4903 st
= PVR2_STATE_ERROR
;
4904 } else if (hdw
->state_usbstream_run
&&
4906 (hdw
->state_encoder_run
&& hdw
->state_decoder_run
))) {
4907 st
= PVR2_STATE_RUN
;
4909 st
= PVR2_STATE_READY
;
4911 if (hdw
->master_state
!= st
) {
4912 pvr2_trace(PVR2_TRACE_STATE
,
4913 "Device state change from %s to %s",
4914 pvr2_get_state_name(hdw
->master_state
),
4915 pvr2_get_state_name(st
));
4916 pvr2_led_ctrl(hdw
,st
== PVR2_STATE_RUN
);
4917 hdw
->master_state
= st
;
4921 if (state_updated
) {
4922 /* Trigger anyone waiting on any state changes here. */
4923 wake_up(&hdw
->state_wait_data
);
4926 if (pvrusb2_debug
& PVR2_TRACE_STBITS
) {
4927 pvr2_hdw_state_log_state(hdw
);
4929 pvr2_trace(PVR2_TRACE_STBITS
,
4930 "Drive state check DONE callback=%d",callback_flag
);
4932 return callback_flag
;
4936 /* Cause kernel thread to check / update driver state */
4937 static void pvr2_hdw_state_sched(struct pvr2_hdw
*hdw
)
4939 if (hdw
->state_stale
) return;
4940 hdw
->state_stale
= !0;
4941 trace_stbit("state_stale",hdw
->state_stale
);
4942 schedule_work(&hdw
->workpoll
);
4946 int pvr2_hdw_gpio_get_dir(struct pvr2_hdw
*hdw
,u32
*dp
)
4948 return pvr2_read_register(hdw
,PVR2_GPIO_DIR
,dp
);
4952 int pvr2_hdw_gpio_get_out(struct pvr2_hdw
*hdw
,u32
*dp
)
4954 return pvr2_read_register(hdw
,PVR2_GPIO_OUT
,dp
);
4958 int pvr2_hdw_gpio_get_in(struct pvr2_hdw
*hdw
,u32
*dp
)
4960 return pvr2_read_register(hdw
,PVR2_GPIO_IN
,dp
);
4964 int pvr2_hdw_gpio_chg_dir(struct pvr2_hdw
*hdw
,u32 msk
,u32 val
)
4969 ret
= pvr2_read_register(hdw
,PVR2_GPIO_DIR
,&cval
);
4970 if (ret
) return ret
;
4971 nval
= (cval
& ~msk
) | (val
& msk
);
4972 pvr2_trace(PVR2_TRACE_GPIO
,
4973 "GPIO direction changing 0x%x:0x%x from 0x%x to 0x%x",
4977 pvr2_trace(PVR2_TRACE_GPIO
,
4978 "GPIO direction changing to 0x%x",nval
);
4980 return pvr2_write_register(hdw
,PVR2_GPIO_DIR
,nval
);
4984 int pvr2_hdw_gpio_chg_out(struct pvr2_hdw
*hdw
,u32 msk
,u32 val
)
4989 ret
= pvr2_read_register(hdw
,PVR2_GPIO_OUT
,&cval
);
4990 if (ret
) return ret
;
4991 nval
= (cval
& ~msk
) | (val
& msk
);
4992 pvr2_trace(PVR2_TRACE_GPIO
,
4993 "GPIO output changing 0x%x:0x%x from 0x%x to 0x%x",
4997 pvr2_trace(PVR2_TRACE_GPIO
,
4998 "GPIO output changing to 0x%x",nval
);
5000 return pvr2_write_register(hdw
,PVR2_GPIO_OUT
,nval
);
5004 void pvr2_hdw_status_poll(struct pvr2_hdw
*hdw
)
5006 struct v4l2_tuner
*vtp
= &hdw
->tuner_signal_info
;
5007 memset(vtp
, 0, sizeof(*vtp
));
5008 vtp
->type
= (hdw
->input_val
== PVR2_CVAL_INPUT_RADIO
) ?
5009 V4L2_TUNER_RADIO
: V4L2_TUNER_ANALOG_TV
;
5010 hdw
->tuner_signal_stale
= 0;
5011 /* Note: There apparently is no replacement for VIDIOC_CROPCAP
5012 using v4l2-subdev - therefore we can't support that AT ALL right
5013 now. (Of course, no sub-drivers seem to implement it either.
5014 But now it's a a chicken and egg problem...) */
5015 v4l2_device_call_all(&hdw
->v4l2_dev
, 0, tuner
, g_tuner
, vtp
);
5016 pvr2_trace(PVR2_TRACE_CHIPS
, "subdev status poll type=%u strength=%u audio=0x%x cap=0x%x low=%u hi=%u",
5018 vtp
->signal
, vtp
->rxsubchans
, vtp
->capability
,
5019 vtp
->rangelow
, vtp
->rangehigh
);
5021 /* We have to do this to avoid getting into constant polling if
5022 there's nobody to answer a poll of cropcap info. */
5023 hdw
->cropcap_stale
= 0;
5027 unsigned int pvr2_hdw_get_input_available(struct pvr2_hdw
*hdw
)
5029 return hdw
->input_avail_mask
;
5033 unsigned int pvr2_hdw_get_input_allowed(struct pvr2_hdw
*hdw
)
5035 return hdw
->input_allowed_mask
;
5039 static int pvr2_hdw_set_input(struct pvr2_hdw
*hdw
,int v
)
5041 if (hdw
->input_val
!= v
) {
5043 hdw
->input_dirty
= !0;
5046 /* Handle side effects - if we switch to a mode that needs the RF
5047 tuner, then select the right frequency choice as well and mark
5049 if (hdw
->input_val
== PVR2_CVAL_INPUT_RADIO
) {
5050 hdw
->freqSelector
= 0;
5051 hdw
->freqDirty
= !0;
5052 } else if ((hdw
->input_val
== PVR2_CVAL_INPUT_TV
) ||
5053 (hdw
->input_val
== PVR2_CVAL_INPUT_DTV
)) {
5054 hdw
->freqSelector
= 1;
5055 hdw
->freqDirty
= !0;
5061 int pvr2_hdw_set_input_allowed(struct pvr2_hdw
*hdw
,
5062 unsigned int change_mask
,
5063 unsigned int change_val
)
5066 unsigned int nv
,m
,idx
;
5067 LOCK_TAKE(hdw
->big_lock
);
5069 nv
= hdw
->input_allowed_mask
& ~change_mask
;
5070 nv
|= (change_val
& change_mask
);
5071 nv
&= hdw
->input_avail_mask
;
5073 /* No legal modes left; return error instead. */
5077 hdw
->input_allowed_mask
= nv
;
5078 if ((1 << hdw
->input_val
) & hdw
->input_allowed_mask
) {
5079 /* Current mode is still in the allowed mask, so
5083 /* Select and switch to a mode that is still in the allowed
5085 if (!hdw
->input_allowed_mask
) {
5086 /* Nothing legal; give up */
5089 m
= hdw
->input_allowed_mask
;
5090 for (idx
= 0; idx
< (sizeof(m
) << 3); idx
++) {
5091 if (!((1 << idx
) & m
)) continue;
5092 pvr2_hdw_set_input(hdw
,idx
);
5096 LOCK_GIVE(hdw
->big_lock
);
5101 /* Find I2C address of eeprom */
5102 static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw
*hdw
)
5105 LOCK_TAKE(hdw
->ctl_lock
); do {
5106 hdw
->cmd_buffer
[0] = FX2CMD_GET_EEPROM_ADDR
;
5107 result
= pvr2_send_request(hdw
,
5110 if (result
< 0) break;
5111 result
= hdw
->cmd_buffer
[0];
5112 } while(0); LOCK_GIVE(hdw
->ctl_lock
);