xtensa: support DMA buffers in high memory
[cris-mirror.git] / drivers / net / wireless / realtek / rtlwifi / rtl8192de / def.h
blobcb7b9b727e3a2c93dfe0cdd4765ec354d45e0aec
1 /******************************************************************************
3 * Copyright(c) 2009-2012 Realtek Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
14 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
22 * Larry Finger <Larry.Finger@lwfinger.net>
24 *****************************************************************************/
26 #ifndef __RTL92D_DEF_H__
27 #define __RTL92D_DEF_H__
29 /* Min Spacing related settings. */
30 #define MAX_MSS_DENSITY_2T 0x13
31 #define MAX_MSS_DENSITY_1T 0x0A
33 #define RF6052_MAX_TX_PWR 0x3F
34 #define RF6052_MAX_PATH 2
36 #define PHY_RSSI_SLID_WIN_MAX 100
37 #define PHY_LINKQUALITY_SLID_WIN_MAX 20
38 #define PHY_BEACON_RSSI_SLID_WIN_MAX 10
40 #define RT_AC_INT_MASKS (IMR_VIDOK | IMR_VODOK | IMR_BEDOK|IMR_BKDOK)
42 #define RX_SMOOTH_FACTOR 20
44 #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0
45 #define HAL_PRIME_CHNL_OFFSET_LOWER 1
46 #define HAL_PRIME_CHNL_OFFSET_UPPER 2
48 #define RX_MPDU_QUEUE 0
49 #define RX_CMD_QUEUE 1
51 #define C2H_RX_CMD_HDR_LEN 8
52 #define GET_C2H_CMD_CMD_LEN(__prxhdr) \
53 LE_BITS_TO_4BYTE((__prxhdr), 0, 16)
54 #define GET_C2H_CMD_ELEMENT_ID(__prxhdr) \
55 LE_BITS_TO_4BYTE((__prxhdr), 16, 8)
56 #define GET_C2H_CMD_CMD_SEQ(__prxhdr) \
57 LE_BITS_TO_4BYTE((__prxhdr), 24, 7)
58 #define GET_C2H_CMD_CONTINUE(__prxhdr) \
59 LE_BITS_TO_4BYTE((__prxhdr), 31, 1)
60 #define GET_C2H_CMD_CONTENT(__prxhdr) \
61 ((u8 *)(__prxhdr) + C2H_RX_CMD_HDR_LEN)
63 #define GET_C2H_CMD_FEEDBACK_ELEMENT_ID(__pcmdfbhdr) \
64 LE_BITS_TO_4BYTE((__pcmdfbhdr), 0, 8)
65 #define GET_C2H_CMD_FEEDBACK_CCX_LEN(__pcmdfbhdr) \
66 LE_BITS_TO_4BYTE((__pcmdfbhdr), 8, 8)
67 #define GET_C2H_CMD_FEEDBACK_CCX_CMD_CNT(__pcmdfbhdr) \
68 LE_BITS_TO_4BYTE((__pcmdfbhdr), 16, 16)
69 #define GET_C2H_CMD_FEEDBACK_CCX_MAC_ID(__pcmdfbhdr) \
70 LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 0, 5)
71 #define GET_C2H_CMD_FEEDBACK_CCX_VALID(__pcmdfbhdr) \
72 LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 7, 1)
73 #define GET_C2H_CMD_FEEDBACK_CCX_RETRY_CNT(__pcmdfbhdr) \
74 LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 8, 5)
75 #define GET_C2H_CMD_FEEDBACK_CCX_TOK(__pcmdfbhdr) \
76 LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 15, 1)
77 #define GET_C2H_CMD_FEEDBACK_CCX_QSEL(__pcmdfbhdr) \
78 LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 16, 4)
79 #define GET_C2H_CMD_FEEDBACK_CCX_SEQ(__pcmdfbhdr) \
80 LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 20, 12)
82 enum version_8192d {
83 VERSION_TEST_CHIP_88C = 0x0000,
84 VERSION_TEST_CHIP_92C = 0x0020,
85 VERSION_TEST_UMC_CHIP_8723 = 0x0081,
86 VERSION_NORMAL_TSMC_CHIP_88C = 0x0008,
87 VERSION_NORMAL_TSMC_CHIP_92C = 0x0028,
88 VERSION_NORMAL_TSMC_CHIP_92C_1T2R = 0x0018,
89 VERSION_NORMAL_UMC_CHIP_88C_A_CUT = 0x0088,
90 VERSION_NORMAL_UMC_CHIP_92C_A_CUT = 0x00a8,
91 VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT = 0x0098,
92 VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT = 0x0089,
93 VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT = 0x1089,
94 VERSION_NORMAL_UMC_CHIP_88C_B_CUT = 0x1088,
95 VERSION_NORMAL_UMC_CHIP_92C_B_CUT = 0x10a8,
96 VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT = 0x1090,
97 VERSION_TEST_CHIP_92D_SINGLEPHY = 0x0022,
98 VERSION_TEST_CHIP_92D_DUALPHY = 0x0002,
99 VERSION_NORMAL_CHIP_92D_SINGLEPHY = 0x002a,
100 VERSION_NORMAL_CHIP_92D_DUALPHY = 0x000a,
101 VERSION_NORMAL_CHIP_92D_C_CUT_SINGLEPHY = 0x202a,
102 VERSION_NORMAL_CHIP_92D_C_CUT_DUALPHY = 0x200a,
103 VERSION_NORMAL_CHIP_92D_D_CUT_SINGLEPHY = 0x302a,
104 VERSION_NORMAL_CHIP_92D_D_CUT_DUALPHY = 0x300a,
105 VERSION_NORMAL_CHIP_92D_E_CUT_SINGLEPHY = 0x402a,
106 VERSION_NORMAL_CHIP_92D_E_CUT_DUALPHY = 0x400a,
109 /* for 92D */
110 #define CHIP_92D_SINGLEPHY BIT(9)
112 /* Chip specific */
113 #define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3)
114 #define CHIP_BONDING_92C_1T2R 0x1
115 #define CHIP_BONDING_88C_USB_MCARD 0x2
116 #define CHIP_BONDING_88C_USB_HP 0x1
118 /* [15:12] IC version(CUT): A-cut=0, B-cut=1, C-cut=2, D-cut=3 */
119 /* [7] Manufacturer: TSMC=0, UMC=1 */
120 /* [6:4] RF type: 1T1R=0, 1T2R=1, 2T2R=2 */
121 /* [3] Chip type: TEST=0, NORMAL=1 */
122 /* [2:0] IC type: 81xxC=0, 8723=1, 92D=2 */
123 #define CHIP_8723 BIT(0)
124 #define CHIP_92D BIT(1)
125 #define NORMAL_CHIP BIT(3)
126 #define RF_TYPE_1T1R (~(BIT(4)|BIT(5)|BIT(6)))
127 #define RF_TYPE_1T2R BIT(4)
128 #define RF_TYPE_2T2R BIT(5)
129 #define CHIP_VENDOR_UMC BIT(7)
130 #define CHIP_92D_B_CUT BIT(12)
131 #define CHIP_92D_C_CUT BIT(13)
132 #define CHIP_92D_D_CUT (BIT(13)|BIT(12))
133 #define CHIP_92D_E_CUT BIT(14)
135 /* MASK */
136 #define IC_TYPE_MASK (BIT(0)|BIT(1)|BIT(2))
137 #define CHIP_TYPE_MASK BIT(3)
138 #define RF_TYPE_MASK (BIT(4)|BIT(5)|BIT(6))
139 #define MANUFACTUER_MASK BIT(7)
140 #define ROM_VERSION_MASK (BIT(11)|BIT(10)|BIT(9)|BIT(8))
141 #define CUT_VERSION_MASK (BIT(15)|BIT(14)|BIT(13)|BIT(12))
144 /* Get element */
145 #define GET_CVID_IC_TYPE(version) ((version) & IC_TYPE_MASK)
146 #define GET_CVID_CHIP_TYPE(version) ((version) & CHIP_TYPE_MASK)
147 #define GET_CVID_RF_TYPE(version) ((version) & RF_TYPE_MASK)
148 #define GET_CVID_MANUFACTUER(version) ((version) & MANUFACTUER_MASK)
149 #define GET_CVID_ROM_VERSION(version) ((version) & ROM_VERSION_MASK)
150 #define GET_CVID_CUT_VERSION(version) ((version) & CUT_VERSION_MASK)
152 #define IS_1T1R(version) ((GET_CVID_RF_TYPE(version)) ? \
153 false : true)
154 #define IS_1T2R(version) ((GET_CVID_RF_TYPE(version) == \
155 RF_TYPE_1T2R) ? true : false)
156 #define IS_2T2R(version) ((GET_CVID_RF_TYPE(version) == \
157 RF_TYPE_2T2R) ? true : false)
159 #define IS_92D_SINGLEPHY(version) ((IS_92D(version)) ? \
160 (IS_2T2R(version) ? true : false) : false)
161 #define IS_92D(version) ((GET_CVID_IC_TYPE(version) == \
162 CHIP_92D) ? true : false)
163 #define IS_92D_C_CUT(version) ((IS_92D(version)) ? \
164 ((GET_CVID_CUT_VERSION(version) == \
165 CHIP_92D_C_CUT) ? true : false) : false)
166 #define IS_92D_D_CUT(version) ((IS_92D(version)) ? \
167 ((GET_CVID_CUT_VERSION(version) == \
168 CHIP_92D_D_CUT) ? true : false) : false)
169 #define IS_92D_E_CUT(version) ((IS_92D(version)) ? \
170 ((GET_CVID_CUT_VERSION(version) == \
171 CHIP_92D_E_CUT) ? true : false) : false)
173 enum rf_optype {
174 RF_OP_BY_SW_3WIRE = 0,
175 RF_OP_BY_FW,
176 RF_OP_MAX
179 enum rtl_desc_qsel {
180 QSLT_BK = 0x2,
181 QSLT_BE = 0x0,
182 QSLT_VI = 0x5,
183 QSLT_VO = 0x7,
184 QSLT_BEACON = 0x10,
185 QSLT_HIGH = 0x11,
186 QSLT_MGNT = 0x12,
187 QSLT_CMD = 0x13,
190 enum channel_plan {
191 CHPL_FCC = 0,
192 CHPL_IC = 1,
193 CHPL_ETSI = 2,
194 CHPL_SPAIN = 3,
195 CHPL_FRANCE = 4,
196 CHPL_MKK = 5,
197 CHPL_MKK1 = 6,
198 CHPL_ISRAEL = 7,
199 CHPL_TELEC = 8,
200 CHPL_GLOBAL = 9,
201 CHPL_WORLD = 10,
204 struct phy_sts_cck_8192d {
205 u8 adc_pwdb_X[4];
206 u8 sq_rpt;
207 u8 cck_agc_rpt;
210 struct h2c_cmd_8192c {
211 u8 element_id;
212 u32 cmd_len;
213 u8 *p_cmdbuffer;
216 struct txpower_info {
217 u8 cck_index[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
218 u8 ht40_1sindex[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
219 u8 ht40_2sindexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
220 u8 ht20indexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
221 u8 ofdmindexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
222 u8 ht40maxoffset[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
223 u8 ht20maxoffset[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
224 u8 tssi_a[3]; /* 5GL/5GM/5GH */
225 u8 tssi_b[3];
228 #endif