unify {de,}mangle_poll(), get rid of kernel-side POLL...
[cris-mirror.git] / include / linux / intel-iommu.h
blob8dad3dd26eaeddc60aea0ce70547a2964364befd
1 /*
2 * Copyright © 2006-2015, Intel Corporation.
4 * Authors: Ashok Raj <ashok.raj@intel.com>
5 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
6 * David Woodhouse <David.Woodhouse@intel.com>
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms and conditions of the GNU General Public License,
10 * version 2, as published by the Free Software Foundation.
12 * This program is distributed in the hope it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
19 * Place - Suite 330, Boston, MA 02111-1307 USA.
22 #ifndef _INTEL_IOMMU_H_
23 #define _INTEL_IOMMU_H_
25 #include <linux/types.h>
26 #include <linux/iova.h>
27 #include <linux/io.h>
28 #include <linux/idr.h>
29 #include <linux/dma_remapping.h>
30 #include <linux/mmu_notifier.h>
31 #include <linux/list.h>
32 #include <linux/iommu.h>
33 #include <linux/io-64-nonatomic-lo-hi.h>
35 #include <asm/cacheflush.h>
36 #include <asm/iommu.h>
39 * Intel IOMMU register specification per version 1.0 public spec.
42 #define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
43 #define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
44 #define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
45 #define DMAR_GCMD_REG 0x18 /* Global command register */
46 #define DMAR_GSTS_REG 0x1c /* Global status register */
47 #define DMAR_RTADDR_REG 0x20 /* Root entry table */
48 #define DMAR_CCMD_REG 0x28 /* Context command reg */
49 #define DMAR_FSTS_REG 0x34 /* Fault Status register */
50 #define DMAR_FECTL_REG 0x38 /* Fault control register */
51 #define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */
52 #define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */
53 #define DMAR_FEUADDR_REG 0x44 /* Upper address register */
54 #define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */
55 #define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */
56 #define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */
57 #define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
58 #define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */
59 #define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */
60 #define DMAR_IQH_REG 0x80 /* Invalidation queue head register */
61 #define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */
62 #define DMAR_IQ_SHIFT 4 /* Invalidation queue head/tail shift */
63 #define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */
64 #define DMAR_ICS_REG 0x9c /* Invalidation complete status register */
65 #define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */
66 #define DMAR_PQH_REG 0xc0 /* Page request queue head register */
67 #define DMAR_PQT_REG 0xc8 /* Page request queue tail register */
68 #define DMAR_PQA_REG 0xd0 /* Page request queue address register */
69 #define DMAR_PRS_REG 0xdc /* Page request status register */
70 #define DMAR_PECTL_REG 0xe0 /* Page request event control register */
71 #define DMAR_PEDATA_REG 0xe4 /* Page request event interrupt data register */
72 #define DMAR_PEADDR_REG 0xe8 /* Page request event interrupt addr register */
73 #define DMAR_PEUADDR_REG 0xec /* Page request event Upper address register */
75 #define OFFSET_STRIDE (9)
77 #define dmar_readq(a) readq(a)
78 #define dmar_writeq(a,v) writeq(v,a)
80 #define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4)
81 #define DMAR_VER_MINOR(v) ((v) & 0x0f)
84 * Decoding Capability Register
86 #define cap_5lp_support(c) (((c) >> 60) & 1)
87 #define cap_pi_support(c) (((c) >> 59) & 1)
88 #define cap_fl1gp_support(c) (((c) >> 56) & 1)
89 #define cap_read_drain(c) (((c) >> 55) & 1)
90 #define cap_write_drain(c) (((c) >> 54) & 1)
91 #define cap_max_amask_val(c) (((c) >> 48) & 0x3f)
92 #define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1)
93 #define cap_pgsel_inv(c) (((c) >> 39) & 1)
95 #define cap_super_page_val(c) (((c) >> 34) & 0xf)
96 #define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \
97 * OFFSET_STRIDE) + 21)
99 #define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16)
100 #define cap_max_fault_reg_offset(c) \
101 (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16)
103 #define cap_zlr(c) (((c) >> 22) & 1)
104 #define cap_isoch(c) (((c) >> 23) & 1)
105 #define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1)
106 #define cap_sagaw(c) (((c) >> 8) & 0x1f)
107 #define cap_caching_mode(c) (((c) >> 7) & 1)
108 #define cap_phmr(c) (((c) >> 6) & 1)
109 #define cap_plmr(c) (((c) >> 5) & 1)
110 #define cap_rwbf(c) (((c) >> 4) & 1)
111 #define cap_afl(c) (((c) >> 3) & 1)
112 #define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7)))
114 * Extended Capability Register
117 #define ecap_pasid(e) ((e >> 40) & 0x1)
118 #define ecap_pss(e) ((e >> 35) & 0x1f)
119 #define ecap_eafs(e) ((e >> 34) & 0x1)
120 #define ecap_nwfs(e) ((e >> 33) & 0x1)
121 #define ecap_srs(e) ((e >> 31) & 0x1)
122 #define ecap_ers(e) ((e >> 30) & 0x1)
123 #define ecap_prs(e) ((e >> 29) & 0x1)
124 #define ecap_broken_pasid(e) ((e >> 28) & 0x1)
125 #define ecap_dis(e) ((e >> 27) & 0x1)
126 #define ecap_nest(e) ((e >> 26) & 0x1)
127 #define ecap_mts(e) ((e >> 25) & 0x1)
128 #define ecap_ecs(e) ((e >> 24) & 0x1)
129 #define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16)
130 #define ecap_max_iotlb_offset(e) (ecap_iotlb_offset(e) + 16)
131 #define ecap_coherent(e) ((e) & 0x1)
132 #define ecap_qis(e) ((e) & 0x2)
133 #define ecap_pass_through(e) ((e >> 6) & 0x1)
134 #define ecap_eim_support(e) ((e >> 4) & 0x1)
135 #define ecap_ir_support(e) ((e >> 3) & 0x1)
136 #define ecap_dev_iotlb_support(e) (((e) >> 2) & 0x1)
137 #define ecap_max_handle_mask(e) ((e >> 20) & 0xf)
138 #define ecap_sc_support(e) ((e >> 7) & 0x1) /* Snooping Control */
140 /* IOTLB_REG */
141 #define DMA_TLB_FLUSH_GRANU_OFFSET 60
142 #define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60)
143 #define DMA_TLB_DSI_FLUSH (((u64)2) << 60)
144 #define DMA_TLB_PSI_FLUSH (((u64)3) << 60)
145 #define DMA_TLB_IIRG(type) ((type >> 60) & 3)
146 #define DMA_TLB_IAIG(val) (((val) >> 57) & 3)
147 #define DMA_TLB_READ_DRAIN (((u64)1) << 49)
148 #define DMA_TLB_WRITE_DRAIN (((u64)1) << 48)
149 #define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32)
150 #define DMA_TLB_IVT (((u64)1) << 63)
151 #define DMA_TLB_IH_NONLEAF (((u64)1) << 6)
152 #define DMA_TLB_MAX_SIZE (0x3f)
154 /* INVALID_DESC */
155 #define DMA_CCMD_INVL_GRANU_OFFSET 61
156 #define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 4)
157 #define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 4)
158 #define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 4)
159 #define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7)
160 #define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6)
161 #define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16)))
162 #define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6)
163 #define DMA_ID_TLB_ADDR(addr) (addr)
164 #define DMA_ID_TLB_ADDR_MASK(mask) (mask)
166 /* PMEN_REG */
167 #define DMA_PMEN_EPM (((u32)1)<<31)
168 #define DMA_PMEN_PRS (((u32)1)<<0)
170 /* GCMD_REG */
171 #define DMA_GCMD_TE (((u32)1) << 31)
172 #define DMA_GCMD_SRTP (((u32)1) << 30)
173 #define DMA_GCMD_SFL (((u32)1) << 29)
174 #define DMA_GCMD_EAFL (((u32)1) << 28)
175 #define DMA_GCMD_WBF (((u32)1) << 27)
176 #define DMA_GCMD_QIE (((u32)1) << 26)
177 #define DMA_GCMD_SIRTP (((u32)1) << 24)
178 #define DMA_GCMD_IRE (((u32) 1) << 25)
179 #define DMA_GCMD_CFI (((u32) 1) << 23)
181 /* GSTS_REG */
182 #define DMA_GSTS_TES (((u32)1) << 31)
183 #define DMA_GSTS_RTPS (((u32)1) << 30)
184 #define DMA_GSTS_FLS (((u32)1) << 29)
185 #define DMA_GSTS_AFLS (((u32)1) << 28)
186 #define DMA_GSTS_WBFS (((u32)1) << 27)
187 #define DMA_GSTS_QIES (((u32)1) << 26)
188 #define DMA_GSTS_IRTPS (((u32)1) << 24)
189 #define DMA_GSTS_IRES (((u32)1) << 25)
190 #define DMA_GSTS_CFIS (((u32)1) << 23)
192 /* DMA_RTADDR_REG */
193 #define DMA_RTADDR_RTT (((u64)1) << 11)
195 /* CCMD_REG */
196 #define DMA_CCMD_ICC (((u64)1) << 63)
197 #define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61)
198 #define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61)
199 #define DMA_CCMD_DEVICE_INVL (((u64)3) << 61)
200 #define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32)
201 #define DMA_CCMD_MASK_NOBIT 0
202 #define DMA_CCMD_MASK_1BIT 1
203 #define DMA_CCMD_MASK_2BIT 2
204 #define DMA_CCMD_MASK_3BIT 3
205 #define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16)
206 #define DMA_CCMD_DID(d) ((u64)((d) & 0xffff))
208 /* FECTL_REG */
209 #define DMA_FECTL_IM (((u32)1) << 31)
211 /* FSTS_REG */
212 #define DMA_FSTS_PPF ((u32)2)
213 #define DMA_FSTS_PFO ((u32)1)
214 #define DMA_FSTS_IQE (1 << 4)
215 #define DMA_FSTS_ICE (1 << 5)
216 #define DMA_FSTS_ITE (1 << 6)
217 #define DMA_FSTS_PRO (1 << 7)
218 #define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff)
220 /* FRCD_REG, 32 bits access */
221 #define DMA_FRCD_F (((u32)1) << 31)
222 #define dma_frcd_type(d) ((d >> 30) & 1)
223 #define dma_frcd_fault_reason(c) (c & 0xff)
224 #define dma_frcd_source_id(c) (c & 0xffff)
225 /* low 64 bit */
226 #define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT))
228 /* PRS_REG */
229 #define DMA_PRS_PPR ((u32)1)
231 #define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \
232 do { \
233 cycles_t start_time = get_cycles(); \
234 while (1) { \
235 sts = op(iommu->reg + offset); \
236 if (cond) \
237 break; \
238 if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\
239 panic("DMAR hardware is malfunctioning\n"); \
240 cpu_relax(); \
242 } while (0)
244 #define QI_LENGTH 256 /* queue length */
246 enum {
247 QI_FREE,
248 QI_IN_USE,
249 QI_DONE,
250 QI_ABORT
253 #define QI_CC_TYPE 0x1
254 #define QI_IOTLB_TYPE 0x2
255 #define QI_DIOTLB_TYPE 0x3
256 #define QI_IEC_TYPE 0x4
257 #define QI_IWD_TYPE 0x5
258 #define QI_EIOTLB_TYPE 0x6
259 #define QI_PC_TYPE 0x7
260 #define QI_DEIOTLB_TYPE 0x8
261 #define QI_PGRP_RESP_TYPE 0x9
262 #define QI_PSTRM_RESP_TYPE 0xa
264 #define QI_IEC_SELECTIVE (((u64)1) << 4)
265 #define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32))
266 #define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27))
268 #define QI_IWD_STATUS_DATA(d) (((u64)d) << 32)
269 #define QI_IWD_STATUS_WRITE (((u64)1) << 5)
271 #define QI_IOTLB_DID(did) (((u64)did) << 16)
272 #define QI_IOTLB_DR(dr) (((u64)dr) << 7)
273 #define QI_IOTLB_DW(dw) (((u64)dw) << 6)
274 #define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4))
275 #define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK)
276 #define QI_IOTLB_IH(ih) (((u64)ih) << 6)
277 #define QI_IOTLB_AM(am) (((u8)am))
279 #define QI_CC_FM(fm) (((u64)fm) << 48)
280 #define QI_CC_SID(sid) (((u64)sid) << 32)
281 #define QI_CC_DID(did) (((u64)did) << 16)
282 #define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4))
284 #define QI_DEV_IOTLB_SID(sid) ((u64)((sid) & 0xffff) << 32)
285 #define QI_DEV_IOTLB_QDEP(qdep) (((qdep) & 0x1f) << 16)
286 #define QI_DEV_IOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
287 #define QI_DEV_IOTLB_SIZE 1
288 #define QI_DEV_IOTLB_MAX_INVS 32
290 #define QI_PC_PASID(pasid) (((u64)pasid) << 32)
291 #define QI_PC_DID(did) (((u64)did) << 16)
292 #define QI_PC_GRAN(gran) (((u64)gran) << 4)
294 #define QI_PC_ALL_PASIDS (QI_PC_TYPE | QI_PC_GRAN(0))
295 #define QI_PC_PASID_SEL (QI_PC_TYPE | QI_PC_GRAN(1))
297 #define QI_EIOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
298 #define QI_EIOTLB_GL(gl) (((u64)gl) << 7)
299 #define QI_EIOTLB_IH(ih) (((u64)ih) << 6)
300 #define QI_EIOTLB_AM(am) (((u64)am))
301 #define QI_EIOTLB_PASID(pasid) (((u64)pasid) << 32)
302 #define QI_EIOTLB_DID(did) (((u64)did) << 16)
303 #define QI_EIOTLB_GRAN(gran) (((u64)gran) << 4)
305 #define QI_DEV_EIOTLB_ADDR(a) ((u64)(a) & VTD_PAGE_MASK)
306 #define QI_DEV_EIOTLB_SIZE (((u64)1) << 11)
307 #define QI_DEV_EIOTLB_GLOB(g) ((u64)g)
308 #define QI_DEV_EIOTLB_PASID(p) (((u64)p) << 32)
309 #define QI_DEV_EIOTLB_SID(sid) ((u64)((sid) & 0xffff) << 16)
310 #define QI_DEV_EIOTLB_QDEP(qd) ((u64)((qd) & 0x1f) << 4)
311 #define QI_DEV_EIOTLB_MAX_INVS 32
313 #define QI_PGRP_IDX(idx) (((u64)(idx)) << 55)
314 #define QI_PGRP_PRIV(priv) (((u64)(priv)) << 32)
315 #define QI_PGRP_RESP_CODE(res) ((u64)(res))
316 #define QI_PGRP_PASID(pasid) (((u64)(pasid)) << 32)
317 #define QI_PGRP_DID(did) (((u64)(did)) << 16)
318 #define QI_PGRP_PASID_P(p) (((u64)(p)) << 4)
320 #define QI_PSTRM_ADDR(addr) (((u64)(addr)) & VTD_PAGE_MASK)
321 #define QI_PSTRM_DEVFN(devfn) (((u64)(devfn)) << 4)
322 #define QI_PSTRM_RESP_CODE(res) ((u64)(res))
323 #define QI_PSTRM_IDX(idx) (((u64)(idx)) << 55)
324 #define QI_PSTRM_PRIV(priv) (((u64)(priv)) << 32)
325 #define QI_PSTRM_BUS(bus) (((u64)(bus)) << 24)
326 #define QI_PSTRM_PASID(pasid) (((u64)(pasid)) << 4)
328 #define QI_RESP_SUCCESS 0x0
329 #define QI_RESP_INVALID 0x1
330 #define QI_RESP_FAILURE 0xf
332 #define QI_GRAN_ALL_ALL 0
333 #define QI_GRAN_NONG_ALL 1
334 #define QI_GRAN_NONG_PASID 2
335 #define QI_GRAN_PSI_PASID 3
337 struct qi_desc {
338 u64 low, high;
341 struct q_inval {
342 raw_spinlock_t q_lock;
343 struct qi_desc *desc; /* invalidation queue */
344 int *desc_status; /* desc status */
345 int free_head; /* first free entry */
346 int free_tail; /* last free entry */
347 int free_cnt;
350 #ifdef CONFIG_IRQ_REMAP
351 /* 1MB - maximum possible interrupt remapping table size */
352 #define INTR_REMAP_PAGE_ORDER 8
353 #define INTR_REMAP_TABLE_REG_SIZE 0xf
354 #define INTR_REMAP_TABLE_REG_SIZE_MASK 0xf
356 #define INTR_REMAP_TABLE_ENTRIES 65536
358 struct irq_domain;
360 struct ir_table {
361 struct irte *base;
362 unsigned long *bitmap;
364 #endif
366 struct iommu_flush {
367 void (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid,
368 u8 fm, u64 type);
369 void (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr,
370 unsigned int size_order, u64 type);
373 enum {
374 SR_DMAR_FECTL_REG,
375 SR_DMAR_FEDATA_REG,
376 SR_DMAR_FEADDR_REG,
377 SR_DMAR_FEUADDR_REG,
378 MAX_SR_DMAR_REGS
381 #define VTD_FLAG_TRANS_PRE_ENABLED (1 << 0)
382 #define VTD_FLAG_IRQ_REMAP_PRE_ENABLED (1 << 1)
384 struct pasid_entry;
385 struct pasid_state_entry;
386 struct page_req_dsc;
388 struct intel_iommu {
389 void __iomem *reg; /* Pointer to hardware regs, virtual addr */
390 u64 reg_phys; /* physical address of hw register set */
391 u64 reg_size; /* size of hw register set */
392 u64 cap;
393 u64 ecap;
394 u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */
395 raw_spinlock_t register_lock; /* protect register handling */
396 int seq_id; /* sequence id of the iommu */
397 int agaw; /* agaw of this iommu */
398 int msagaw; /* max sagaw of this iommu */
399 unsigned int irq, pr_irq;
400 u16 segment; /* PCI segment# */
401 unsigned char name[13]; /* Device Name */
403 #ifdef CONFIG_INTEL_IOMMU
404 unsigned long *domain_ids; /* bitmap of domains */
405 struct dmar_domain ***domains; /* ptr to domains */
406 spinlock_t lock; /* protect context, domain ids */
407 struct root_entry *root_entry; /* virtual address */
409 struct iommu_flush flush;
410 #endif
411 #ifdef CONFIG_INTEL_IOMMU_SVM
412 /* These are large and need to be contiguous, so we allocate just
413 * one for now. We'll maybe want to rethink that if we truly give
414 * devices away to userspace processes (e.g. for DPDK) and don't
415 * want to trust that userspace will use *only* the PASID it was
416 * told to. But while it's all driver-arbitrated, we're fine. */
417 struct pasid_entry *pasid_table;
418 struct pasid_state_entry *pasid_state_table;
419 struct page_req_dsc *prq;
420 unsigned char prq_name[16]; /* Name for PRQ interrupt */
421 struct idr pasid_idr;
422 u32 pasid_max;
423 #endif
424 struct q_inval *qi; /* Queued invalidation info */
425 u32 *iommu_state; /* Store iommu states between suspend and resume.*/
427 #ifdef CONFIG_IRQ_REMAP
428 struct ir_table *ir_table; /* Interrupt remapping info */
429 struct irq_domain *ir_domain;
430 struct irq_domain *ir_msi_domain;
431 #endif
432 struct iommu_device iommu; /* IOMMU core code handle */
433 int node;
434 u32 flags; /* Software defined flags */
437 static inline void __iommu_flush_cache(
438 struct intel_iommu *iommu, void *addr, int size)
440 if (!ecap_coherent(iommu->ecap))
441 clflush_cache_range(addr, size);
444 extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev);
445 extern int dmar_find_matched_atsr_unit(struct pci_dev *dev);
447 extern int dmar_enable_qi(struct intel_iommu *iommu);
448 extern void dmar_disable_qi(struct intel_iommu *iommu);
449 extern int dmar_reenable_qi(struct intel_iommu *iommu);
450 extern void qi_global_iec(struct intel_iommu *iommu);
452 extern void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid,
453 u8 fm, u64 type);
454 extern void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
455 unsigned int size_order, u64 type);
456 extern void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
457 u64 addr, unsigned mask);
459 extern int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu);
461 extern int dmar_ir_support(void);
463 #ifdef CONFIG_INTEL_IOMMU_SVM
464 extern int intel_svm_alloc_pasid_tables(struct intel_iommu *iommu);
465 extern int intel_svm_free_pasid_tables(struct intel_iommu *iommu);
466 extern int intel_svm_enable_prq(struct intel_iommu *iommu);
467 extern int intel_svm_finish_prq(struct intel_iommu *iommu);
469 struct svm_dev_ops;
471 struct intel_svm_dev {
472 struct list_head list;
473 struct rcu_head rcu;
474 struct device *dev;
475 struct svm_dev_ops *ops;
476 int users;
477 u16 did;
478 u16 dev_iotlb:1;
479 u16 sid, qdep;
482 struct intel_svm {
483 struct mmu_notifier notifier;
484 struct mm_struct *mm;
485 struct intel_iommu *iommu;
486 int flags;
487 int pasid;
488 struct list_head devs;
491 extern int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev);
492 extern struct intel_iommu *intel_svm_device_to_iommu(struct device *dev);
493 #endif
495 extern const struct attribute_group *intel_iommu_groups[];
497 #endif