2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #include <linux/firmware.h>
28 #include "amdgpu_psp.h"
29 #include "amdgpu_ucode.h"
30 #include "soc15_common.h"
31 #include "psp_v10_0.h"
33 #include "mp/mp_10_0_offset.h"
34 #include "gc/gc_9_1_offset.h"
35 #include "sdma0/sdma0_4_1_offset.h"
37 MODULE_FIRMWARE("amdgpu/raven_asd.bin");
40 psp_v10_0_get_fw_type(struct amdgpu_firmware_info
*ucode
, enum psp_gfx_fw_type
*type
)
42 switch(ucode
->ucode_id
) {
43 case AMDGPU_UCODE_ID_SDMA0
:
44 *type
= GFX_FW_TYPE_SDMA0
;
46 case AMDGPU_UCODE_ID_SDMA1
:
47 *type
= GFX_FW_TYPE_SDMA1
;
49 case AMDGPU_UCODE_ID_CP_CE
:
50 *type
= GFX_FW_TYPE_CP_CE
;
52 case AMDGPU_UCODE_ID_CP_PFP
:
53 *type
= GFX_FW_TYPE_CP_PFP
;
55 case AMDGPU_UCODE_ID_CP_ME
:
56 *type
= GFX_FW_TYPE_CP_ME
;
58 case AMDGPU_UCODE_ID_CP_MEC1
:
59 *type
= GFX_FW_TYPE_CP_MEC
;
61 case AMDGPU_UCODE_ID_CP_MEC1_JT
:
62 *type
= GFX_FW_TYPE_CP_MEC_ME1
;
64 case AMDGPU_UCODE_ID_CP_MEC2
:
65 *type
= GFX_FW_TYPE_CP_MEC
;
67 case AMDGPU_UCODE_ID_CP_MEC2_JT
:
68 *type
= GFX_FW_TYPE_CP_MEC_ME2
;
70 case AMDGPU_UCODE_ID_RLC_G
:
71 *type
= GFX_FW_TYPE_RLC_G
;
73 case AMDGPU_UCODE_ID_SMC
:
74 *type
= GFX_FW_TYPE_SMU
;
76 case AMDGPU_UCODE_ID_UVD
:
77 *type
= GFX_FW_TYPE_UVD
;
79 case AMDGPU_UCODE_ID_VCE
:
80 *type
= GFX_FW_TYPE_VCE
;
82 case AMDGPU_UCODE_ID_MAXIMUM
:
90 int psp_v10_0_init_microcode(struct psp_context
*psp
)
92 struct amdgpu_device
*adev
= psp
->adev
;
93 const char *chip_name
;
96 const struct psp_firmware_header_v1_0
*hdr
;
100 switch (adev
->asic_type
) {
107 snprintf(fw_name
, sizeof(fw_name
), "amdgpu/%s_asd.bin", chip_name
);
108 err
= request_firmware(&adev
->psp
.asd_fw
, fw_name
, adev
->dev
);
112 err
= amdgpu_ucode_validate(adev
->psp
.asd_fw
);
116 hdr
= (const struct psp_firmware_header_v1_0
*)adev
->psp
.asd_fw
->data
;
117 adev
->psp
.asd_fw_version
= le32_to_cpu(hdr
->header
.ucode_version
);
118 adev
->psp
.asd_feature_version
= le32_to_cpu(hdr
->ucode_feature_version
);
119 adev
->psp
.asd_ucode_size
= le32_to_cpu(hdr
->header
.ucode_size_bytes
);
120 adev
->psp
.asd_start_addr
= (uint8_t *)hdr
+
121 le32_to_cpu(hdr
->header
.ucode_array_offset_bytes
);
127 "psp v10.0: Failed to load firmware \"%s\"\n",
129 release_firmware(adev
->psp
.asd_fw
);
130 adev
->psp
.asd_fw
= NULL
;
136 int psp_v10_0_prep_cmd_buf(struct amdgpu_firmware_info
*ucode
, struct psp_gfx_cmd_resp
*cmd
)
139 uint64_t fw_mem_mc_addr
= ucode
->mc_addr
;
141 memset(cmd
, 0, sizeof(struct psp_gfx_cmd_resp
));
143 cmd
->cmd_id
= GFX_CMD_ID_LOAD_IP_FW
;
144 cmd
->cmd
.cmd_load_ip_fw
.fw_phy_addr_lo
= lower_32_bits(fw_mem_mc_addr
);
145 cmd
->cmd
.cmd_load_ip_fw
.fw_phy_addr_hi
= upper_32_bits(fw_mem_mc_addr
);
146 cmd
->cmd
.cmd_load_ip_fw
.fw_size
= ucode
->ucode_size
;
148 ret
= psp_v10_0_get_fw_type(ucode
, &cmd
->cmd
.cmd_load_ip_fw
.fw_type
);
150 DRM_ERROR("Unknown firmware type\n");
155 int psp_v10_0_ring_init(struct psp_context
*psp
, enum psp_ring_type ring_type
)
158 struct psp_ring
*ring
;
159 struct amdgpu_device
*adev
= psp
->adev
;
161 ring
= &psp
->km_ring
;
163 ring
->ring_type
= ring_type
;
165 /* allocate 4k Page of Local Frame Buffer memory for ring */
166 ring
->ring_size
= 0x1000;
167 ret
= amdgpu_bo_create_kernel(adev
, ring
->ring_size
, PAGE_SIZE
,
168 AMDGPU_GEM_DOMAIN_VRAM
,
169 &adev
->firmware
.rbuf
,
170 &ring
->ring_mem_mc_addr
,
171 (void **)&ring
->ring_mem
);
180 int psp_v10_0_ring_create(struct psp_context
*psp
, enum psp_ring_type ring_type
)
183 unsigned int psp_ring_reg
= 0;
184 struct psp_ring
*ring
= &psp
->km_ring
;
185 struct amdgpu_device
*adev
= psp
->adev
;
187 /* Write low address of the ring to C2PMSG_69 */
188 psp_ring_reg
= lower_32_bits(ring
->ring_mem_mc_addr
);
189 WREG32_SOC15(MP0
, 0, mmMP0_SMN_C2PMSG_69
, psp_ring_reg
);
190 /* Write high address of the ring to C2PMSG_70 */
191 psp_ring_reg
= upper_32_bits(ring
->ring_mem_mc_addr
);
192 WREG32_SOC15(MP0
, 0, mmMP0_SMN_C2PMSG_70
, psp_ring_reg
);
193 /* Write size of ring to C2PMSG_71 */
194 psp_ring_reg
= ring
->ring_size
;
195 WREG32_SOC15(MP0
, 0, mmMP0_SMN_C2PMSG_71
, psp_ring_reg
);
196 /* Write the ring initialization command to C2PMSG_64 */
197 psp_ring_reg
= ring_type
;
198 psp_ring_reg
= psp_ring_reg
<< 16;
199 WREG32_SOC15(MP0
, 0, mmMP0_SMN_C2PMSG_64
, psp_ring_reg
);
201 /* There might be handshake issue with hardware which needs delay */
204 /* Wait for response flag (bit 31) in C2PMSG_64 */
205 ret
= psp_wait_for(psp
, SOC15_REG_OFFSET(MP0
, 0, mmMP0_SMN_C2PMSG_64
),
206 0x80000000, 0x8000FFFF, false);
211 int psp_v10_0_ring_stop(struct psp_context
*psp
, enum psp_ring_type ring_type
)
214 struct psp_ring
*ring
;
215 unsigned int psp_ring_reg
= 0;
216 struct amdgpu_device
*adev
= psp
->adev
;
218 ring
= &psp
->km_ring
;
220 /* Write the ring destroy command to C2PMSG_64 */
221 psp_ring_reg
= 3 << 16;
222 WREG32_SOC15(MP0
, 0, mmMP0_SMN_C2PMSG_64
, psp_ring_reg
);
224 /* There might be handshake issue with hardware which needs delay */
227 /* Wait for response flag (bit 31) in C2PMSG_64 */
228 ret
= psp_wait_for(psp
, SOC15_REG_OFFSET(MP0
, 0, mmMP0_SMN_C2PMSG_64
),
229 0x80000000, 0x80000000, false);
234 int psp_v10_0_ring_destroy(struct psp_context
*psp
, enum psp_ring_type ring_type
)
237 struct psp_ring
*ring
= &psp
->km_ring
;
238 struct amdgpu_device
*adev
= psp
->adev
;
240 ret
= psp_v10_0_ring_stop(psp
, ring_type
);
242 DRM_ERROR("Fail to stop psp ring\n");
244 amdgpu_bo_free_kernel(&adev
->firmware
.rbuf
,
245 &ring
->ring_mem_mc_addr
,
246 (void **)&ring
->ring_mem
);
251 int psp_v10_0_cmd_submit(struct psp_context
*psp
,
252 struct amdgpu_firmware_info
*ucode
,
253 uint64_t cmd_buf_mc_addr
, uint64_t fence_mc_addr
,
256 unsigned int psp_write_ptr_reg
= 0;
257 struct psp_gfx_rb_frame
* write_frame
= psp
->km_ring
.ring_mem
;
258 struct psp_ring
*ring
= &psp
->km_ring
;
259 struct psp_gfx_rb_frame
*ring_buffer_start
= ring
->ring_mem
;
260 struct psp_gfx_rb_frame
*ring_buffer_end
= ring_buffer_start
+
261 ring
->ring_size
/ sizeof(struct psp_gfx_rb_frame
) - 1;
262 struct amdgpu_device
*adev
= psp
->adev
;
263 uint32_t ring_size_dw
= ring
->ring_size
/ 4;
264 uint32_t rb_frame_size_dw
= sizeof(struct psp_gfx_rb_frame
) / 4;
266 /* KM (GPCOM) prepare write pointer */
267 psp_write_ptr_reg
= RREG32_SOC15(MP0
, 0, mmMP0_SMN_C2PMSG_67
);
269 /* Update KM RB frame pointer to new frame */
270 if ((psp_write_ptr_reg
% ring_size_dw
) == 0)
271 write_frame
= ring_buffer_start
;
273 write_frame
= ring_buffer_start
+ (psp_write_ptr_reg
/ rb_frame_size_dw
);
274 /* Check invalid write_frame ptr address */
275 if ((write_frame
< ring_buffer_start
) || (ring_buffer_end
< write_frame
)) {
276 DRM_ERROR("ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p\n",
277 ring_buffer_start
, ring_buffer_end
, write_frame
);
278 DRM_ERROR("write_frame is pointing to address out of bounds\n");
282 /* Initialize KM RB frame */
283 memset(write_frame
, 0, sizeof(struct psp_gfx_rb_frame
));
285 /* Update KM RB frame */
286 write_frame
->cmd_buf_addr_hi
= upper_32_bits(cmd_buf_mc_addr
);
287 write_frame
->cmd_buf_addr_lo
= lower_32_bits(cmd_buf_mc_addr
);
288 write_frame
->fence_addr_hi
= upper_32_bits(fence_mc_addr
);
289 write_frame
->fence_addr_lo
= lower_32_bits(fence_mc_addr
);
290 write_frame
->fence_value
= index
;
292 /* Update the write Pointer in DWORDs */
293 psp_write_ptr_reg
= (psp_write_ptr_reg
+ rb_frame_size_dw
) % ring_size_dw
;
294 WREG32_SOC15(MP0
, 0, mmMP0_SMN_C2PMSG_67
, psp_write_ptr_reg
);
300 psp_v10_0_sram_map(struct amdgpu_device
*adev
,
301 unsigned int *sram_offset
, unsigned int *sram_addr_reg_offset
,
302 unsigned int *sram_data_reg_offset
,
303 enum AMDGPU_UCODE_ID ucode_id
)
308 /* TODO: needs to confirm */
310 case AMDGPU_UCODE_ID_SMC
:
312 *sram_addr_reg_offset
= 0;
313 *sram_data_reg_offset
= 0;
317 case AMDGPU_UCODE_ID_CP_CE
:
319 *sram_addr_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmCP_CE_UCODE_ADDR
);
320 *sram_data_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmCP_CE_UCODE_DATA
);
323 case AMDGPU_UCODE_ID_CP_PFP
:
325 *sram_addr_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmCP_PFP_UCODE_ADDR
);
326 *sram_data_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmCP_PFP_UCODE_DATA
);
329 case AMDGPU_UCODE_ID_CP_ME
:
331 *sram_addr_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmCP_HYP_ME_UCODE_ADDR
);
332 *sram_data_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmCP_HYP_ME_UCODE_DATA
);
335 case AMDGPU_UCODE_ID_CP_MEC1
:
336 *sram_offset
= 0x10000;
337 *sram_addr_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmCP_MEC_ME1_UCODE_ADDR
);
338 *sram_data_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmCP_MEC_ME1_UCODE_DATA
);
341 case AMDGPU_UCODE_ID_CP_MEC2
:
342 *sram_offset
= 0x10000;
343 *sram_addr_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmCP_HYP_MEC2_UCODE_ADDR
);
344 *sram_data_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmCP_HYP_MEC2_UCODE_DATA
);
347 case AMDGPU_UCODE_ID_RLC_G
:
348 *sram_offset
= 0x2000;
349 *sram_addr_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmRLC_GPM_UCODE_ADDR
);
350 *sram_data_reg_offset
= SOC15_REG_OFFSET(GC
, 0, mmRLC_GPM_UCODE_DATA
);
353 case AMDGPU_UCODE_ID_SDMA0
:
355 *sram_addr_reg_offset
= SOC15_REG_OFFSET(SDMA0
, 0, mmSDMA0_UCODE_ADDR
);
356 *sram_data_reg_offset
= SOC15_REG_OFFSET(SDMA0
, 0, mmSDMA0_UCODE_DATA
);
359 /* TODO: needs to confirm */
361 case AMDGPU_UCODE_ID_SDMA1
:
363 *sram_addr_reg_offset
= ;
366 case AMDGPU_UCODE_ID_UVD
:
368 *sram_addr_reg_offset
= ;
371 case AMDGPU_UCODE_ID_VCE
:
373 *sram_addr_reg_offset
= ;
377 case AMDGPU_UCODE_ID_MAXIMUM
:
386 bool psp_v10_0_compare_sram_data(struct psp_context
*psp
,
387 struct amdgpu_firmware_info
*ucode
,
388 enum AMDGPU_UCODE_ID ucode_type
)
391 unsigned int fw_sram_reg_val
= 0;
392 unsigned int fw_sram_addr_reg_offset
= 0;
393 unsigned int fw_sram_data_reg_offset
= 0;
394 unsigned int ucode_size
;
395 uint32_t *ucode_mem
= NULL
;
396 struct amdgpu_device
*adev
= psp
->adev
;
398 err
= psp_v10_0_sram_map(adev
, &fw_sram_reg_val
, &fw_sram_addr_reg_offset
,
399 &fw_sram_data_reg_offset
, ucode_type
);
403 WREG32(fw_sram_addr_reg_offset
, fw_sram_reg_val
);
405 ucode_size
= ucode
->ucode_size
;
406 ucode_mem
= (uint32_t *)ucode
->kaddr
;
407 while (!ucode_size
) {
408 fw_sram_reg_val
= RREG32(fw_sram_data_reg_offset
);
410 if (*ucode_mem
!= fw_sram_reg_val
)
422 int psp_v10_0_mode1_reset(struct psp_context
*psp
)
424 DRM_INFO("psp mode 1 reset not supported now! \n");