Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/dtor/input
[cris-mirror.git] / drivers / gpu / drm / amd / amdgpu / soc15.h
blob26b3feac5d062328d253e69ef212721447463813
1 /*
2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #ifndef __SOC15_H__
25 #define __SOC15_H__
27 #include "nbio_v6_1.h"
28 #include "nbio_v7_0.h"
30 extern const struct amd_ip_funcs soc15_common_ip_funcs;
32 struct soc15_reg_golden {
33 u32 hwip;
34 u32 instance;
35 u32 segment;
36 u32 reg;
37 u32 and_mask;
38 u32 or_mask;
41 #define SOC15_REG_ENTRY(ip, inst, reg) ip##_HWIP, inst, reg##_BASE_IDX, reg
43 #define SOC15_REG_GOLDEN_VALUE(ip, inst, reg, and_mask, or_mask) \
44 { ip##_HWIP, inst, reg##_BASE_IDX, reg, and_mask, or_mask }
46 void soc15_grbm_select(struct amdgpu_device *adev,
47 u32 me, u32 pipe, u32 queue, u32 vmid);
48 int soc15_set_ip_blocks(struct amdgpu_device *adev);
50 void soc15_program_register_sequence(struct amdgpu_device *adev,
51 const struct soc15_reg_golden *registers,
52 const u32 array_size);
54 int vega10_reg_base_init(struct amdgpu_device *adev);
56 #endif