2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
13 #include "imx53-pinfunc.h"
14 #include <dt-bindings/clock/imx5-clock.h>
15 #include <dt-bindings/gpio/gpio.h>
16 #include <dt-bindings/input/input.h>
17 #include <dt-bindings/interrupt-controller/irq.h>
23 * The decompressor and also some bootloaders rely on a
24 * pre-existing /chosen node to be available to insert the
25 * command line and merge other ATAGS info.
26 * Also for U-Boot there must be a pre-existing /memory node.
29 memory { device_type = "memory"; reg = <0 0>; };
62 compatible = "arm,cortex-a8";
64 clocks = <&clks IMX5_CLK_ARM>;
65 clock-latency = <61036>;
66 voltage-tolerance = <5>;
79 compatible = "fsl,imx-display-subsystem";
80 ports = <&ipu_di0>, <&ipu_di1>;
83 tzic: tz-interrupt-controller@fffc000 {
84 compatible = "fsl,imx53-tzic", "fsl,tzic";
86 #interrupt-cells = <1>;
87 reg = <0x0fffc000 0x4000>;
95 compatible = "fsl,imx-ckil", "fixed-clock";
97 clock-frequency = <32768>;
101 compatible = "fsl,imx-ckih1", "fixed-clock";
103 clock-frequency = <22579200>;
107 compatible = "fsl,imx-ckih2", "fixed-clock";
109 clock-frequency = <0>;
113 compatible = "fsl,imx-osc", "fixed-clock";
115 clock-frequency = <24000000>;
120 compatible = "arm,cortex-a8-pmu";
121 interrupt-parent = <&tzic>;
126 compatible = "usb-nop-xceiv";
127 clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;
128 clock-names = "main_clk";
134 compatible = "usb-nop-xceiv";
135 clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;
136 clock-names = "main_clk";
142 #address-cells = <1>;
144 compatible = "simple-bus";
145 interrupt-parent = <&tzic>;
148 sata: sata@10000000 {
149 compatible = "fsl,imx53-ahci";
150 reg = <0x10000000 0x1000>;
152 clocks = <&clks IMX5_CLK_SATA_GATE>,
153 <&clks IMX5_CLK_SATA_REF>,
154 <&clks IMX5_CLK_AHB>;
155 clock-names = "sata", "sata_ref", "ahb";
160 #address-cells = <1>;
162 compatible = "fsl,imx53-ipu";
163 reg = <0x18000000 0x08000000>;
164 interrupts = <11 10>;
165 clocks = <&clks IMX5_CLK_IPU_GATE>,
166 <&clks IMX5_CLK_IPU_DI0_GATE>,
167 <&clks IMX5_CLK_IPU_DI1_GATE>;
168 clock-names = "bus", "di0", "di1";
180 #address-cells = <1>;
184 ipu_di0_disp0: endpoint@0 {
188 ipu_di0_lvds0: endpoint@1 {
190 remote-endpoint = <&lvds0_in>;
195 #address-cells = <1>;
199 ipu_di1_disp1: endpoint@0 {
203 ipu_di1_lvds1: endpoint@1 {
205 remote-endpoint = <&lvds1_in>;
208 ipu_di1_tve: endpoint@2 {
210 remote-endpoint = <&tve_in>;
215 aips@50000000 { /* AIPS1 */
216 compatible = "fsl,aips-bus", "simple-bus";
217 #address-cells = <1>;
219 reg = <0x50000000 0x10000000>;
223 compatible = "fsl,spba-bus", "simple-bus";
224 #address-cells = <1>;
226 reg = <0x50000000 0x40000>;
229 esdhc1: esdhc@50004000 {
230 compatible = "fsl,imx53-esdhc";
231 reg = <0x50004000 0x4000>;
233 clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
234 <&clks IMX5_CLK_DUMMY>,
235 <&clks IMX5_CLK_ESDHC1_PER_GATE>;
236 clock-names = "ipg", "ahb", "per";
241 esdhc2: esdhc@50008000 {
242 compatible = "fsl,imx53-esdhc";
243 reg = <0x50008000 0x4000>;
245 clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
246 <&clks IMX5_CLK_DUMMY>,
247 <&clks IMX5_CLK_ESDHC2_PER_GATE>;
248 clock-names = "ipg", "ahb", "per";
253 uart3: serial@5000c000 {
254 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
255 reg = <0x5000c000 0x4000>;
257 clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
258 <&clks IMX5_CLK_UART3_PER_GATE>;
259 clock-names = "ipg", "per";
260 dmas = <&sdma 42 4 0>, <&sdma 43 4 0>;
261 dma-names = "rx", "tx";
265 ecspi1: ecspi@50010000 {
266 #address-cells = <1>;
268 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
269 reg = <0x50010000 0x4000>;
271 clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
272 <&clks IMX5_CLK_ECSPI1_PER_GATE>;
273 clock-names = "ipg", "per";
278 #sound-dai-cells = <0>;
279 compatible = "fsl,imx53-ssi",
282 reg = <0x50014000 0x4000>;
284 clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>,
285 <&clks IMX5_CLK_SSI2_ROOT_GATE>;
286 clock-names = "ipg", "baud";
287 dmas = <&sdma 24 1 0>,
289 dma-names = "rx", "tx";
290 fsl,fifo-depth = <15>;
294 esdhc3: esdhc@50020000 {
295 compatible = "fsl,imx53-esdhc";
296 reg = <0x50020000 0x4000>;
298 clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
299 <&clks IMX5_CLK_DUMMY>,
300 <&clks IMX5_CLK_ESDHC3_PER_GATE>;
301 clock-names = "ipg", "ahb", "per";
306 esdhc4: esdhc@50024000 {
307 compatible = "fsl,imx53-esdhc";
308 reg = <0x50024000 0x4000>;
310 clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
311 <&clks IMX5_CLK_DUMMY>,
312 <&clks IMX5_CLK_ESDHC4_PER_GATE>;
313 clock-names = "ipg", "ahb", "per";
319 aipstz1: bridge@53f00000 {
320 compatible = "fsl,imx53-aipstz";
321 reg = <0x53f00000 0x60>;
324 usbotg: usb@53f80000 {
325 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
326 reg = <0x53f80000 0x0200>;
328 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
329 fsl,usbmisc = <&usbmisc 0>;
330 fsl,usbphy = <&usbphy0>;
334 usbh1: usb@53f80200 {
335 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
336 reg = <0x53f80200 0x0200>;
338 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
339 fsl,usbmisc = <&usbmisc 1>;
340 fsl,usbphy = <&usbphy1>;
345 usbh2: usb@53f80400 {
346 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
347 reg = <0x53f80400 0x0200>;
349 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
350 fsl,usbmisc = <&usbmisc 2>;
355 usbh3: usb@53f80600 {
356 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
357 reg = <0x53f80600 0x0200>;
359 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
360 fsl,usbmisc = <&usbmisc 3>;
365 usbmisc: usbmisc@53f80800 {
367 compatible = "fsl,imx53-usbmisc";
368 reg = <0x53f80800 0x200>;
369 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
372 gpio1: gpio@53f84000 {
373 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
374 reg = <0x53f84000 0x4000>;
375 interrupts = <50 51>;
378 interrupt-controller;
379 #interrupt-cells = <2>;
382 gpio2: gpio@53f88000 {
383 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
384 reg = <0x53f88000 0x4000>;
385 interrupts = <52 53>;
388 interrupt-controller;
389 #interrupt-cells = <2>;
392 gpio3: gpio@53f8c000 {
393 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
394 reg = <0x53f8c000 0x4000>;
395 interrupts = <54 55>;
398 interrupt-controller;
399 #interrupt-cells = <2>;
402 gpio4: gpio@53f90000 {
403 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
404 reg = <0x53f90000 0x4000>;
405 interrupts = <56 57>;
408 interrupt-controller;
409 #interrupt-cells = <2>;
413 compatible = "fsl,imx53-kpp", "fsl,imx21-kpp";
414 reg = <0x53f94000 0x4000>;
416 clocks = <&clks IMX5_CLK_DUMMY>;
420 wdog1: wdog@53f98000 {
421 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
422 reg = <0x53f98000 0x4000>;
424 clocks = <&clks IMX5_CLK_DUMMY>;
427 wdog2: wdog@53f9c000 {
428 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
429 reg = <0x53f9c000 0x4000>;
431 clocks = <&clks IMX5_CLK_DUMMY>;
435 gpt: timer@53fa0000 {
436 compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
437 reg = <0x53fa0000 0x4000>;
439 clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
440 <&clks IMX5_CLK_GPT_HF_GATE>;
441 clock-names = "ipg", "per";
445 compatible = "fsl,imx53-rtc";
446 reg = <0x53fa4000 0x4000>;
448 clocks = <&clks IMX5_CLK_SRTC_GATE>;
451 iomuxc: iomuxc@53fa8000 {
452 compatible = "fsl,imx53-iomuxc";
453 reg = <0x53fa8000 0x4000>;
456 gpr: iomuxc-gpr@53fa8000 {
457 compatible = "fsl,imx53-iomuxc-gpr", "syscon";
458 reg = <0x53fa8000 0xc>;
462 #address-cells = <1>;
464 compatible = "fsl,imx53-ldb";
465 reg = <0x53fa8008 0x4>;
467 clocks = <&clks IMX5_CLK_LDB_DI0_SEL>,
468 <&clks IMX5_CLK_LDB_DI1_SEL>,
469 <&clks IMX5_CLK_IPU_DI0_SEL>,
470 <&clks IMX5_CLK_IPU_DI1_SEL>,
471 <&clks IMX5_CLK_LDB_DI0_GATE>,
472 <&clks IMX5_CLK_LDB_DI1_GATE>;
473 clock-names = "di0_pll", "di1_pll",
474 "di0_sel", "di1_sel",
479 #address-cells = <1>;
488 remote-endpoint = <&ipu_di0_lvds0>;
494 #address-cells = <1>;
503 remote-endpoint = <&ipu_di1_lvds1>;
511 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
512 reg = <0x53fb4000 0x4000>;
513 clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
514 <&clks IMX5_CLK_PWM1_HF_GATE>;
515 clock-names = "ipg", "per";
521 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
522 reg = <0x53fb8000 0x4000>;
523 clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
524 <&clks IMX5_CLK_PWM2_HF_GATE>;
525 clock-names = "ipg", "per";
529 uart1: serial@53fbc000 {
530 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
531 reg = <0x53fbc000 0x4000>;
533 clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
534 <&clks IMX5_CLK_UART1_PER_GATE>;
535 clock-names = "ipg", "per";
536 dmas = <&sdma 18 4 0>, <&sdma 19 4 0>;
537 dma-names = "rx", "tx";
541 uart2: serial@53fc0000 {
542 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
543 reg = <0x53fc0000 0x4000>;
545 clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
546 <&clks IMX5_CLK_UART2_PER_GATE>;
547 clock-names = "ipg", "per";
548 dmas = <&sdma 12 4 0>, <&sdma 13 4 0>;
549 dma-names = "rx", "tx";
554 compatible = "fsl,imx53-flexcan";
555 reg = <0x53fc8000 0x4000>;
557 clocks = <&clks IMX5_CLK_CAN1_IPG_GATE>,
558 <&clks IMX5_CLK_CAN1_SERIAL_GATE>;
559 clock-names = "ipg", "per";
564 compatible = "fsl,imx53-flexcan";
565 reg = <0x53fcc000 0x4000>;
567 clocks = <&clks IMX5_CLK_CAN2_IPG_GATE>,
568 <&clks IMX5_CLK_CAN2_SERIAL_GATE>;
569 clock-names = "ipg", "per";
574 compatible = "fsl,imx53-src", "fsl,imx51-src";
575 reg = <0x53fd0000 0x4000>;
580 compatible = "fsl,imx53-ccm";
581 reg = <0x53fd4000 0x4000>;
582 interrupts = <0 71 0x04 0 72 0x04>;
586 gpio5: gpio@53fdc000 {
587 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
588 reg = <0x53fdc000 0x4000>;
589 interrupts = <103 104>;
592 interrupt-controller;
593 #interrupt-cells = <2>;
596 gpio6: gpio@53fe0000 {
597 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
598 reg = <0x53fe0000 0x4000>;
599 interrupts = <105 106>;
602 interrupt-controller;
603 #interrupt-cells = <2>;
606 gpio7: gpio@53fe4000 {
607 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
608 reg = <0x53fe4000 0x4000>;
609 interrupts = <107 108>;
612 interrupt-controller;
613 #interrupt-cells = <2>;
617 #address-cells = <1>;
619 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
620 reg = <0x53fec000 0x4000>;
622 clocks = <&clks IMX5_CLK_I2C3_GATE>;
626 uart4: serial@53ff0000 {
627 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
628 reg = <0x53ff0000 0x4000>;
630 clocks = <&clks IMX5_CLK_UART4_IPG_GATE>,
631 <&clks IMX5_CLK_UART4_PER_GATE>;
632 clock-names = "ipg", "per";
633 dmas = <&sdma 2 4 0>, <&sdma 3 4 0>;
634 dma-names = "rx", "tx";
639 aips@60000000 { /* AIPS2 */
640 compatible = "fsl,aips-bus", "simple-bus";
641 #address-cells = <1>;
643 reg = <0x60000000 0x10000000>;
646 aipstz2: bridge@63f00000 {
647 compatible = "fsl,imx53-aipstz";
648 reg = <0x63f00000 0x60>;
652 compatible = "fsl,imx53-iim", "fsl,imx27-iim";
653 reg = <0x63f98000 0x4000>;
655 clocks = <&clks IMX5_CLK_IIM_GATE>;
658 uart5: serial@63f90000 {
659 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
660 reg = <0x63f90000 0x4000>;
662 clocks = <&clks IMX5_CLK_UART5_IPG_GATE>,
663 <&clks IMX5_CLK_UART5_PER_GATE>;
664 clock-names = "ipg", "per";
665 dmas = <&sdma 16 4 0>, <&sdma 17 4 0>;
666 dma-names = "rx", "tx";
670 owire: owire@63fa4000 {
671 compatible = "fsl,imx53-owire", "fsl,imx21-owire";
672 reg = <0x63fa4000 0x4000>;
673 clocks = <&clks IMX5_CLK_OWIRE_GATE>;
677 ecspi2: ecspi@63fac000 {
678 #address-cells = <1>;
680 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
681 reg = <0x63fac000 0x4000>;
683 clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
684 <&clks IMX5_CLK_ECSPI2_PER_GATE>;
685 clock-names = "ipg", "per";
689 sdma: sdma@63fb0000 {
690 compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
691 reg = <0x63fb0000 0x4000>;
693 clocks = <&clks IMX5_CLK_SDMA_GATE>,
694 <&clks IMX5_CLK_SDMA_GATE>;
695 clock-names = "ipg", "ahb";
697 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
700 cspi: cspi@63fc0000 {
701 #address-cells = <1>;
703 compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
704 reg = <0x63fc0000 0x4000>;
706 clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
707 <&clks IMX5_CLK_CSPI_IPG_GATE>;
708 clock-names = "ipg", "per";
713 #address-cells = <1>;
715 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
716 reg = <0x63fc4000 0x4000>;
718 clocks = <&clks IMX5_CLK_I2C2_GATE>;
723 #address-cells = <1>;
725 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
726 reg = <0x63fc8000 0x4000>;
728 clocks = <&clks IMX5_CLK_I2C1_GATE>;
733 #sound-dai-cells = <0>;
734 compatible = "fsl,imx53-ssi", "fsl,imx51-ssi",
736 reg = <0x63fcc000 0x4000>;
738 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>,
739 <&clks IMX5_CLK_SSI1_ROOT_GATE>;
740 clock-names = "ipg", "baud";
741 dmas = <&sdma 28 0 0>,
743 dma-names = "rx", "tx";
744 fsl,fifo-depth = <15>;
748 audmux: audmux@63fd0000 {
749 compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
750 reg = <0x63fd0000 0x4000>;
755 compatible = "fsl,imx53-nand";
756 reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
758 clocks = <&clks IMX5_CLK_NFC_GATE>;
763 #sound-dai-cells = <0>;
764 compatible = "fsl,imx53-ssi", "fsl,imx51-ssi",
766 reg = <0x63fe8000 0x4000>;
768 clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>,
769 <&clks IMX5_CLK_SSI3_ROOT_GATE>;
770 clock-names = "ipg", "baud";
771 dmas = <&sdma 46 0 0>,
773 dma-names = "rx", "tx";
774 fsl,fifo-depth = <15>;
778 fec: ethernet@63fec000 {
779 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
780 reg = <0x63fec000 0x4000>;
782 clocks = <&clks IMX5_CLK_FEC_GATE>,
783 <&clks IMX5_CLK_FEC_GATE>,
784 <&clks IMX5_CLK_FEC_GATE>;
785 clock-names = "ipg", "ahb", "ptp";
790 compatible = "fsl,imx53-tve";
791 reg = <0x63ff0000 0x1000>;
793 clocks = <&clks IMX5_CLK_TVE_GATE>,
794 <&clks IMX5_CLK_IPU_DI1_SEL>;
795 clock-names = "tve", "di_sel";
800 remote-endpoint = <&ipu_di1_tve>;
806 compatible = "fsl,imx53-vpu", "cnm,coda7541";
807 reg = <0x63ff4000 0x1000>;
809 clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>,
810 <&clks IMX5_CLK_VPU_GATE>;
811 clock-names = "per", "ahb";
816 sahara: crypto@63ff8000 {
817 compatible = "fsl,imx53-sahara";
818 reg = <0x63ff8000 0x4000>;
819 interrupts = <19 20>;
820 clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>,
821 <&clks IMX5_CLK_SAHARA_IPG_GATE>;
822 clock-names = "ipg", "ahb";
826 ocram: sram@f8000000 {
827 compatible = "mmio-sram";
828 reg = <0xf8000000 0x20000>;
829 clocks = <&clks IMX5_CLK_OCRAM>;