1 // SPDX-License-Identifier: GPL-2.0
3 * Device Tree Source for K2G EVM
5 * Copyright (C) 2016-2017 Texas Instruments Incorporated - http://www.ti.com/
9 #include "keystone-k2g.dtsi"
12 compatible = "ti,k2g-evm", "ti,k2g", "ti,keystone";
13 model = "Texas Instruments K2G General Purpose EVM";
16 device_type = "memory";
17 reg = <0x00000008 0x00000000 0x00000000 0x80000000>;
25 dsp_common_memory: dsp-common-memory@81f800000 {
26 compatible = "shared-dma-pool";
27 reg = <0x00000008 0x1f800000 0x00000000 0x800000>;
33 vcc3v3_dcin_reg: fixedregulator-vcc3v3-dcin {
34 compatible = "regulator-fixed";
35 regulator-name = "mmc0_fixed";
36 regulator-min-microvolt = <3300000>;
37 regulator-max-microvolt = <3300000>;
43 uart0_pins: pinmux_uart0_pins {
44 pinctrl-single,pins = <
45 K2G_CORE_IOPAD(0x11cc) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* uart0_rxd.uart0_rxd */
46 K2G_CORE_IOPAD(0x11d0) (BUFFER_CLASS_B | PIN_PULLDOWN | MUX_MODE0) /* uart0_txd.uart0_txd */
50 mmc0_pins: pinmux_mmc0_pins {
51 pinctrl-single,pins = <
52 K2G_CORE_IOPAD(0x1300) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE2) /* mmc0_dat3.mmc0_dat3 */
53 K2G_CORE_IOPAD(0x1304) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE2) /* mmc0_dat2.mmc0_dat2 */
54 K2G_CORE_IOPAD(0x1308) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE2) /* mmc0_dat1.mmc0_dat1 */
55 K2G_CORE_IOPAD(0x130c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE2) /* mmc0_dat0.mmc0_dat0 */
56 K2G_CORE_IOPAD(0x1310) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE2) /* mmc0_clk.mmc0_clk */
57 K2G_CORE_IOPAD(0x1314) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE2) /* mmc0_cmd.mmc0_cmd */
58 K2G_CORE_IOPAD(0x12ec) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* mmc0_sdcd.gpio1_12 */
62 mmc1_pins: pinmux_mmc1_pins {
63 pinctrl-single,pins = <
64 K2G_CORE_IOPAD(0x10ec) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat7.mmc1_dat7 */
65 K2G_CORE_IOPAD(0x10f0) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat6.mmc1_dat6 */
66 K2G_CORE_IOPAD(0x10f4) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat5.mmc1_dat5 */
67 K2G_CORE_IOPAD(0x10f8) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat4.mmc1_dat4 */
68 K2G_CORE_IOPAD(0x10fc) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat3.mmc1_dat3 */
69 K2G_CORE_IOPAD(0x1100) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat2.mmc1_dat2 */
70 K2G_CORE_IOPAD(0x1104) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat1.mmc1_dat1 */
71 K2G_CORE_IOPAD(0x1108) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat0.mmc1_dat0 */
72 K2G_CORE_IOPAD(0x110c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_clk.mmc1_clk */
73 K2G_CORE_IOPAD(0x1110) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_cmd.mmc1_cmd */
77 i2c0_pins: pinmux_i2c0_pins {
78 pinctrl-single,pins = <
79 K2G_CORE_IOPAD(0x137c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c0_scl.i2c0_scl */
80 K2G_CORE_IOPAD(0x1380) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c0_sda.i2c0_sda */
84 ecap0_pins: ecap0_pins {
85 pinctrl-single,pins = <
86 K2G_CORE_IOPAD(0x1374) (BUFFER_CLASS_B | MUX_MODE4) /* pr1_mdio_data.ecap0_in_apwm0_out */
90 spi1_pins: pinmux_spi1_pins {
91 pinctrl-single,pins = <
92 K2G_CORE_IOPAD(0x11a4) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* spi1_scs0.spi1_scs0 */
93 K2G_CORE_IOPAD(0x11ac) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* spi1_clk.spi1_clk */
94 K2G_CORE_IOPAD(0x11b0) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* spi1_miso.spi1_miso */
95 K2G_CORE_IOPAD(0x11b4) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* spi1_mosi.spi1_mosi */
99 qspi_pins: pinmux_qspi_pins {
100 pinctrl-single,pins = <
101 K2G_CORE_IOPAD(0x1204) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_clk.qspi_clk */
102 K2G_CORE_IOPAD(0x1208) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_rclk.qspi_rclk */
103 K2G_CORE_IOPAD(0x120c) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d0.qspi_d0 */
104 K2G_CORE_IOPAD(0x1210) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d1.qspi_d1 */
105 K2G_CORE_IOPAD(0x1214) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d2.qspi_d2 */
106 K2G_CORE_IOPAD(0x1218) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d3.qspi_d3 */
107 K2G_CORE_IOPAD(0x121c) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_csn0.qspi_csn0 */
111 uart2_pins: pinmux_uart2_pins {
112 pinctrl-single,pins = <
113 K2G_CORE_IOPAD(0x11ec) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* uart2_rxd.uart2_rxd */
114 K2G_CORE_IOPAD(0x11f0) (BUFFER_CLASS_B | PIN_PULLDOWN | MUX_MODE0) /* uart2_txd.uart2_txd */
120 pinctrl-names = "default";
121 pinctrl-0 = <&uart0_pins>;
130 pinctrl-names = "default";
131 pinctrl-0 = <&mmc0_pins>;
132 vmmc-supply = <&vcc3v3_dcin_reg>;
133 cd-gpios = <&gpio1 12 GPIO_ACTIVE_LOW>;
138 pinctrl-names = "default";
139 pinctrl-0 = <&mmc1_pins>;
140 vmmc-supply = <&vcc3v3_dcin_reg>; /* VCC3V3_EMMC is connected to VCC3V3_DCIN */
146 memory-region = <&dsp_common_memory>;
151 pinctrl-names = "default";
152 pinctrl-0 = <&i2c0_pins>;
156 compatible = "atmel,24c1024";
183 dr_mode = "peripheral";
189 pinctrl-names = "default";
190 pinctrl-0 = <&ecap0_pins>;
194 pinctrl-names = "default";
195 pinctrl-0 = <&spi1_pins>;
199 #address-cells = <1>;
201 compatible = "jedec,spi-nor";
202 spi-max-frequency = <5000000>;
207 label = "u-boot-spl";
208 reg = <0x0 0x100000>;
214 reg = <0x100000 0xf00000>;
221 pinctrl-names = "default";
222 pinctrl-0 = <&qspi_pins>;
226 compatible = "s25fl512s", "jedec,spi-nor";
228 spi-tx-bus-width = <1>;
229 spi-rx-bus-width = <4>;
230 spi-max-frequency = <96000000>;
231 #address-cells = <1>;
233 cdns,read-delay = <5>;
234 cdns,tshsl-ns = <500>;
235 cdns,tsd2d-ns = <500>;
236 cdns,tchsh-ns = <119>;
237 cdns,tslch-ns = <119>;
240 label = "QSPI.u-boot-spl-os";
241 reg = <0x00000000 0x00100000>;
244 label = "QSPI.u-boot-env";
245 reg = <0x00100000 0x00040000>;
248 label = "QSPI.skern";
249 reg = <0x00140000 0x0040000>;
252 label = "QSPI.pmmc-firmware";
253 reg = <0x00180000 0x0040000>;
256 label = "QSPI.kernel";
257 reg = <0x001C0000 0x0800000>;
260 label = "QSPI.file-system";
261 reg = <0x009C0000 0x3640000>;
267 pinctrl-names = "default";
268 pinctrl-0 = <&uart2_pins>;