2 * Hitex LPC4350 Evaluation Board
4 * Copyright 2015 Ariel D'Alessandro <ariel.dalessandro@gmail.com>
6 * This code is released using a dual license strategy: BSD/GPL
7 * You can choose the licence that better fits your requirements.
9 * Released under the terms of 3-clause BSD License
10 * Released under the terms of GNU General Public License Version 2.0
15 #include "lpc18xx.dtsi"
16 #include "lpc4350.dtsi"
18 #include "dt-bindings/input/input.h"
19 #include "dt-bindings/gpio/gpio.h"
22 model = "Hitex LPC4350 Evaluation Board";
23 compatible = "hitex,lpc4350-eval-board", "nxp,lpc4350";
37 device_type = "memory";
38 reg = <0x28000000 0x800000>; /* 8 MB */
42 compatible = "gpio-keys-polled";
45 poll-interval = <100>;
50 linux,code = <KEY_RIGHT>;
51 gpios = <&pca_gpio 8 GPIO_ACTIVE_LOW>;
56 linux,code = <KEY_UP>;
57 gpios = <&pca_gpio 9 GPIO_ACTIVE_LOW>;
63 linux,code = <KEY_ENTER>;
64 gpios = <&pca_gpio 10 GPIO_ACTIVE_LOW>;
69 linux,code = <KEY_LEFT>;
70 gpios = <&pca_gpio 11 GPIO_ACTIVE_LOW>;
75 linux,code = <KEY_DOWN>;
76 gpios = <&pca_gpio 12 GPIO_ACTIVE_LOW>;
81 linux,code = <KEY_F1>;
82 gpios = <&pca_gpio 13 GPIO_ACTIVE_LOW>;
87 linux,code = <KEY_F2>;
88 gpios = <&pca_gpio 14 GPIO_ACTIVE_LOW>;
93 linux,code = <KEY_F3>;
94 gpios = <&pca_gpio 15 GPIO_ACTIVE_LOW>;
99 compatible = "gpio-leds";
103 gpios = <&pca_gpio 0 GPIO_ACTIVE_LOW>;
104 linux,default-trigger = "heartbeat";
109 gpios = <&pca_gpio 1 GPIO_ACTIVE_LOW>;
114 gpios = <&pca_gpio 2 GPIO_ACTIVE_LOW>;
119 gpios = <&pca_gpio 3 GPIO_ACTIVE_LOW>;
124 compatible = "regulator-fixed";
125 regulator-name = "3v3io";
126 regulator-min-microvolt = <3300000>;
127 regulator-max-microvolt = <3300000>;
132 adc1_pins: adc1-pins {
143 pins = "p2_9", "p2_10", "p2_11", "p2_12",
144 "p2_13", "p1_0", "p1_1", "p1_2",
145 "p2_8", "p2_7", "p2_6", "p2_2",
146 "p2_1", "p2_0", "p6_8", "p6_7",
147 "pd_16", "pd_15", "pe_0", "pe_1",
148 "pe_2", "pe_3", "pe_4", "pa_4";
153 input-schmitt-disable;
157 pins = "p1_7", "p1_8", "p1_9", "p1_10",
158 "p1_11", "p1_12", "p1_13", "p1_14",
159 "p5_4", "p5_5", "p5_6", "p5_7",
160 "p5_0", "p5_1", "p5_2", "p5_3";
165 input-schmitt-disable;
169 pins = "p1_6", "p1_3";
174 input-schmitt-disable;
178 pins = "p1_4", "p6_6", "pd_13", "pd_10";
183 input-schmitt-disable;
187 pins = "p1_5", "pd_12";
192 input-schmitt-disable;
195 emc_sdram_dqm0_3_cfg {
196 pins = "p6_12", "p6_10", "pd_0", "pe_13";
201 input-schmitt-disable;
204 emc_sdram_ras_cas_cfg {
205 pins = "p6_5", "p6_4";
210 input-schmitt-disable;
213 emc_sdram_dycs0_cfg {
219 input-schmitt-disable;
228 input-schmitt-disable;
231 emc_sdram_clock_cfg {
232 pins = "clk0", "clk1", "clk2", "clk3";
237 input-schmitt-disable;
241 enet_mii_pins: enet-mii-pins {
242 enet_mii_rxd0_3_cfg {
243 pins = "p1_15", "p0_0", "p9_3", "p9_2";
249 enet_mii_txd0_3_cfg {
250 pins = "p1_18", "p1_20", "p9_4", "p9_5";
255 enet_mii_crs_col_cfg {
256 pins = "p9_0", "p9_6";
262 enet_mii_rx_clk_dv_er_cfg {
263 pins = "pc_0", "p1_16", "p9_1";
269 enet_mii_tx_clk_en_cfg {
270 pins = "p1_19", "p0_1";
290 i2c0_pins: i2c0-pins {
292 pins = "i2c0_scl", "i2c0_sda";
298 spifi_pins: spifi-pins {
305 input-schmitt-disable;
308 spifi_mosi_miso_sio2_3_cfg {
309 pins = "p3_7", "p3_6", "p3_5", "p3_4";
314 input-schmitt-disable;
323 input-schmitt-disable;
327 uart0_pins: uart0-pins {
331 input-schmitt-disable;
346 vref-supply = <&vcc>;
347 pinctrl-names = "default";
348 pinctrl-0 = <&adc1_pins>;
353 pinctrl-names = "default";
354 pinctrl-0 = <&emc_pins>;
357 #address-cells = <2>;
362 mpmc,memory-width = <16>;
364 mpmc,write-enable-delay = <0>;
365 mpmc,output-enable-delay = <0>;
366 mpmc,read-access-delay = <70>;
367 mpmc,page-mode-read-delay = <70>;
370 compatible = "sst,sst39vf320", "cfi-flash";
371 reg = <0 0 0x400000>;
373 #address-cells = <1>;
377 label = "bootloader";
378 reg = <0x000000 0x040000>; /* 256 KiB */
383 reg = <0x040000 0x2C0000>; /* 2.75 MiB */
388 reg = <0x300000 0x100000>; /* 1 MiB */
394 #address-cells = <2>;
399 mpmc,memory-width = <16>;
401 mpmc,write-enable-delay = <0>;
402 mpmc,output-enable-delay = <30>;
403 mpmc,read-access-delay = <90>;
404 mpmc,page-mode-read-delay = <55>;
405 mpmc,write-access-delay = <55>;
406 mpmc,turn-round-delay = <55>;
409 compatible = "mmio-sram";
410 reg = <2 0 0x80000>; /* 512 KiB SRAM on IS62WV25616 */
416 clock-frequency = <25000000>;
421 pinctrl-names = "default";
422 pinctrl-0 = <&i2c0_pins>;
423 clock-frequency = <400000>;
425 /* NXP SE97BTP with temperature sensor + eeprom */
427 compatible = "nxp,se97", "jedec,jc-42.4-temp";
432 compatible = "nxp,24c02", "atmel,24c02";
437 compatible = "nxp,pca9673";
447 pinctrl-names = "default";
448 pinctrl-0 = <&enet_mii_pins>;
453 pinctrl-names = "default";
454 pinctrl-0 = <&spifi_pins>;
457 compatible = "jedec,spi-nor";
458 spi-rx-bus-width = <4>;
459 #address-cells = <1>;
463 label = "bootloader";
464 reg = <0x000000 0x040000>; /* 256 KiB */
469 reg = <0x040000 0x2c0000>; /* 2.75 MiB */
474 reg = <0x300000 0x500000>; /* 5 MiB */
481 pinctrl-names = "default";
482 pinctrl-0 = <&uart0_pins>;