2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
9 #include <dt-bindings/bus/ti-sysc.h>
10 #include <dt-bindings/clock/omap4.h>
11 #include <dt-bindings/gpio/gpio.h>
12 #include <dt-bindings/interrupt-controller/arm-gic.h>
13 #include <dt-bindings/pinctrl/omap.h>
14 #include <dt-bindings/clock/omap4.h>
17 compatible = "ti,omap4430", "ti,omap4";
18 interrupt-parent = <&wakeupgen>;
39 compatible = "arm,cortex-a9";
41 next-level-cache = <&L2>;
44 clocks = <&dpll_mpu_ck>;
47 clock-latency = <300000>; /* From omap-cpufreq driver */
50 compatible = "arm,cortex-a9";
52 next-level-cache = <&L2>;
58 * Note that 4430 needs cross trigger interface (CTI) supported
59 * before we can configure the interrupts. This means sampling
60 * events are not supported for pmu. Note that 4460 does not use
61 * CTI, see also 4460.dtsi.
64 compatible = "arm,cortex-a9-pmu";
65 ti,hwmods = "debugss";
68 gic: interrupt-controller@48241000 {
69 compatible = "arm,cortex-a9-gic";
71 #interrupt-cells = <3>;
72 reg = <0x48241000 0x1000>,
74 interrupt-parent = <&gic>;
77 L2: l2-cache-controller@48242000 {
78 compatible = "arm,pl310-cache";
79 reg = <0x48242000 0x1000>;
84 local-timer@48240600 {
85 compatible = "arm,cortex-a9-twd-timer";
86 clocks = <&mpu_periphclk>;
87 reg = <0x48240600 0x20>;
88 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_EDGE_RISING)>;
89 interrupt-parent = <&gic>;
92 wakeupgen: interrupt-controller@48281000 {
93 compatible = "ti,omap4-wugen-mpu";
95 #interrupt-cells = <3>;
96 reg = <0x48281000 0x1000>;
97 interrupt-parent = <&gic>;
101 * The soc node represents the soc top level view. It is used for IPs
102 * that are not memory mapped in the MPU view or for the MPU itself.
105 compatible = "ti,omap-infra";
107 compatible = "ti,omap4-mpu";
113 compatible = "ti,omap3-c64";
118 compatible = "ti,ivahd";
124 * XXX: Use a flat representation of the OMAP4 interconnect.
125 * The real OMAP interconnect network is quite complex.
126 * Since it will not bring real advantage to represent that in DT for
127 * the moment, just use a fake OCP bus entry to represent the whole bus
131 compatible = "ti,omap4-l3-noc", "simple-bus";
132 #address-cells = <1>;
135 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
136 reg = <0x44000000 0x1000>,
139 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
140 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
142 l4_cfg: l4@4a000000 {
143 compatible = "ti,omap4-l4-cfg", "simple-bus";
144 #address-cells = <1>;
146 ranges = <0 0x4a000000 0x1000000>;
149 compatible = "ti,omap4-cm1", "simple-bus";
150 reg = <0x4000 0x2000>;
151 #address-cells = <1>;
153 ranges = <0 0x4000 0x2000>;
156 #address-cells = <1>;
160 cm1_clockdomains: clockdomains {
165 compatible = "ti,omap4-cm2", "simple-bus";
166 reg = <0x8000 0x3000>;
167 #address-cells = <1>;
169 ranges = <0 0x8000 0x3000>;
172 #address-cells = <1>;
176 cm2_clockdomains: clockdomains {
180 omap4_scm_core: scm@2000 {
181 compatible = "ti,omap4-scm-core", "simple-bus";
182 reg = <0x2000 0x1000>;
183 #address-cells = <1>;
185 ranges = <0 0x2000 0x1000>;
186 ti,hwmods = "ctrl_module_core";
188 scm_conf: scm_conf@0 {
189 compatible = "syscon";
191 #address-cells = <1>;
196 omap4_padconf_core: scm@100000 {
197 compatible = "ti,omap4-scm-padconf-core",
199 reg = <0x100000 0x1000>;
200 #address-cells = <1>;
202 ranges = <0 0x100000 0x1000>;
203 ti,hwmods = "ctrl_module_pad_core";
205 omap4_pmx_core: pinmux@40 {
206 compatible = "ti,omap4-padconf",
209 #address-cells = <1>;
211 #pinctrl-cells = <1>;
212 #interrupt-cells = <1>;
213 interrupt-controller;
214 pinctrl-single,register-width = <16>;
215 pinctrl-single,function-mask = <0x7fff>;
218 omap4_padconf_global: omap4_padconf_global@5a0 {
219 compatible = "syscon",
222 #address-cells = <1>;
224 ranges = <0 0x5a0 0x170>;
226 pbias_regulator: pbias_regulator@60 {
227 compatible = "ti,pbias-omap4", "ti,pbias-omap";
229 syscon = <&omap4_padconf_global>;
230 pbias_mmc_reg: pbias_mmc_omap4 {
231 regulator-name = "pbias_mmc_omap4";
232 regulator-min-microvolt = <1800000>;
233 regulator-max-microvolt = <3000000>;
240 compatible = "ti,omap4-l4-wkup", "simple-bus";
241 #address-cells = <1>;
243 ranges = <0 0x300000 0x40000>;
245 counter32k: counter@4000 {
246 compatible = "ti,omap-counter32k";
248 ti,hwmods = "counter_32k";
252 compatible = "ti,omap4-prm";
253 reg = <0x6000 0x3000>;
254 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
255 #address-cells = <1>;
257 ranges = <0 0x6000 0x3000>;
260 #address-cells = <1>;
264 prm_clockdomains: clockdomains {
269 compatible = "ti,omap4-scrm";
270 reg = <0xa000 0x2000>;
272 scrm_clocks: clocks {
273 #address-cells = <1>;
277 scrm_clockdomains: clockdomains {
281 omap4_scm_wkup: scm@c000 {
282 compatible = "ti,omap4-scm-wkup";
283 reg = <0xc000 0x1000>;
284 ti,hwmods = "ctrl_module_wkup";
287 omap4_padconf_wkup: padconf@1e000 {
288 compatible = "ti,omap4-scm-padconf-wkup",
290 reg = <0x1e000 0x1000>;
291 #address-cells = <1>;
293 ranges = <0 0x1e000 0x1000>;
294 ti,hwmods = "ctrl_module_pad_wkup";
296 omap4_pmx_wkup: pinmux@40 {
297 compatible = "ti,omap4-padconf",
300 #address-cells = <1>;
302 #pinctrl-cells = <1>;
303 #interrupt-cells = <1>;
304 interrupt-controller;
305 pinctrl-single,register-width = <16>;
306 pinctrl-single,function-mask = <0x7fff>;
312 ocmcram: ocmcram@40304000 {
313 compatible = "mmio-sram";
314 reg = <0x40304000 0xa000>; /* 40k */
317 sdma: dma-controller@4a056000 {
318 compatible = "ti,omap4430-sdma";
319 reg = <0x4a056000 0x1000>;
320 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
321 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
322 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
323 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
326 dma-requests = <127>;
327 ti,hwmods = "dma_system";
330 gpio1: gpio@4a310000 {
331 compatible = "ti,omap4-gpio";
332 reg = <0x4a310000 0x200>;
333 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
338 interrupt-controller;
339 #interrupt-cells = <2>;
342 gpio2: gpio@48055000 {
343 compatible = "ti,omap4-gpio";
344 reg = <0x48055000 0x200>;
345 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
349 interrupt-controller;
350 #interrupt-cells = <2>;
353 gpio3: gpio@48057000 {
354 compatible = "ti,omap4-gpio";
355 reg = <0x48057000 0x200>;
356 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
360 interrupt-controller;
361 #interrupt-cells = <2>;
364 gpio4: gpio@48059000 {
365 compatible = "ti,omap4-gpio";
366 reg = <0x48059000 0x200>;
367 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
371 interrupt-controller;
372 #interrupt-cells = <2>;
375 gpio5: gpio@4805b000 {
376 compatible = "ti,omap4-gpio";
377 reg = <0x4805b000 0x200>;
378 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
382 interrupt-controller;
383 #interrupt-cells = <2>;
386 gpio6: gpio@4805d000 {
387 compatible = "ti,omap4-gpio";
388 reg = <0x4805d000 0x200>;
389 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
393 interrupt-controller;
394 #interrupt-cells = <2>;
397 target-module@48076000 {
398 compatible = "ti,sysc-omap4", "ti,sysc";
399 ti,hwmods = "slimbus2";
400 reg = <0x48076000 0x4>,
402 reg-names = "rev", "sysc";
403 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
404 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
407 <SYSC_IDLE_SMART_WKUP>;
408 clocks = <&l4_per_clkctrl OMAP4_SLIMBUS2_CLKCTRL 0>;
410 #address-cells = <1>;
412 ranges = <0 0x48076000 0x001000>;
414 /* No child device binding or driver in mainline */
418 compatible = "ti,am3352-elm";
419 reg = <0x48078000 0x2000>;
420 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
425 gpmc: gpmc@50000000 {
426 compatible = "ti,omap4430-gpmc";
427 reg = <0x50000000 0x1000>;
428 #address-cells = <2>;
430 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
434 gpmc,num-waitpins = <4>;
437 clocks = <&l3_div_ck>;
439 interrupt-controller;
440 #interrupt-cells = <2>;
445 uart1: serial@4806a000 {
446 compatible = "ti,omap4-uart";
447 reg = <0x4806a000 0x100>;
448 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
450 clock-frequency = <48000000>;
453 uart2: serial@4806c000 {
454 compatible = "ti,omap4-uart";
455 reg = <0x4806c000 0x100>;
456 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
458 clock-frequency = <48000000>;
461 uart3: serial@48020000 {
462 compatible = "ti,omap4-uart";
463 reg = <0x48020000 0x100>;
464 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
466 clock-frequency = <48000000>;
469 uart4: serial@4806e000 {
470 compatible = "ti,omap4-uart";
471 reg = <0x4806e000 0x100>;
472 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
474 clock-frequency = <48000000>;
477 target-module@4a0db000 {
478 compatible = "ti,sysc-omap4-sr", "ti,sysc";
479 ti,hwmods = "smartreflex_iva";
480 reg = <0x4a0db038 0x4>;
482 ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
483 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
486 <SYSC_IDLE_SMART_WKUP>;
487 clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_IVA_CLKCTRL 0>;
489 #address-cells = <1>;
491 ranges = <0 0x4a0db000 0x001000>;
493 smartreflex_iva: smartreflex@0 {
494 compatible = "ti,omap4-smartreflex-iva";
496 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
500 target-module@4a0dd000 {
501 compatible = "ti,sysc-omap4-sr", "ti,sysc";
502 ti,hwmods = "smartreflex_core";
503 reg = <0x4a0dd038 0x4>;
505 ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
506 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
509 <SYSC_IDLE_SMART_WKUP>;
510 clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_CORE_CLKCTRL 0>;
512 #address-cells = <1>;
514 ranges = <0 0x4a0dd000 0x001000>;
516 smartreflex_core: smartreflex@0 {
517 compatible = "ti,omap4-smartreflex-core";
519 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
523 target-module@4a0d9000 {
524 compatible = "ti,sysc-omap4-sr", "ti,sysc";
525 ti,hwmods = "smartreflex_mpu";
526 reg = <0x4a0d9038 0x4>;
528 ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
529 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
532 <SYSC_IDLE_SMART_WKUP>;
533 clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_MPU_CLKCTRL 0>;
535 #address-cells = <1>;
537 ranges = <0 0x4a0d9000 0x001000>;
539 smartreflex_mpu: smartreflex@0 {
540 compatible = "ti,omap4-smartreflex-mpu";
542 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
546 hwspinlock: spinlock@4a0f6000 {
547 compatible = "ti,omap4-hwspinlock";
548 reg = <0x4a0f6000 0x1000>;
549 ti,hwmods = "spinlock";
554 compatible = "ti,omap4-i2c";
555 reg = <0x48070000 0x100>;
556 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
557 #address-cells = <1>;
563 compatible = "ti,omap4-i2c";
564 reg = <0x48072000 0x100>;
565 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
566 #address-cells = <1>;
572 compatible = "ti,omap4-i2c";
573 reg = <0x48060000 0x100>;
574 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
575 #address-cells = <1>;
581 compatible = "ti,omap4-i2c";
582 reg = <0x48350000 0x100>;
583 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
584 #address-cells = <1>;
589 mcspi1: spi@48098000 {
590 compatible = "ti,omap4-mcspi";
591 reg = <0x48098000 0x200>;
592 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
593 #address-cells = <1>;
595 ti,hwmods = "mcspi1";
605 dma-names = "tx0", "rx0", "tx1", "rx1",
606 "tx2", "rx2", "tx3", "rx3";
609 mcspi2: spi@4809a000 {
610 compatible = "ti,omap4-mcspi";
611 reg = <0x4809a000 0x200>;
612 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
613 #address-cells = <1>;
615 ti,hwmods = "mcspi2";
621 dma-names = "tx0", "rx0", "tx1", "rx1";
624 hdqw1w: 1w@480b2000 {
625 compatible = "ti,omap3-1w";
626 reg = <0x480b2000 0x1000>;
627 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
631 mcspi3: spi@480b8000 {
632 compatible = "ti,omap4-mcspi";
633 reg = <0x480b8000 0x200>;
634 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
635 #address-cells = <1>;
637 ti,hwmods = "mcspi3";
639 dmas = <&sdma 15>, <&sdma 16>;
640 dma-names = "tx0", "rx0";
643 mcspi4: spi@480ba000 {
644 compatible = "ti,omap4-mcspi";
645 reg = <0x480ba000 0x200>;
646 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
647 #address-cells = <1>;
649 ti,hwmods = "mcspi4";
651 dmas = <&sdma 70>, <&sdma 71>;
652 dma-names = "tx0", "rx0";
656 compatible = "ti,omap4-hsmmc";
657 reg = <0x4809c000 0x400>;
658 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
661 ti,needs-special-reset;
662 dmas = <&sdma 61>, <&sdma 62>;
663 dma-names = "tx", "rx";
664 pbias-supply = <&pbias_mmc_reg>;
668 compatible = "ti,omap4-hsmmc";
669 reg = <0x480b4000 0x400>;
670 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
672 ti,needs-special-reset;
673 dmas = <&sdma 47>, <&sdma 48>;
674 dma-names = "tx", "rx";
678 compatible = "ti,omap4-hsmmc";
679 reg = <0x480ad000 0x400>;
680 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
682 ti,needs-special-reset;
683 dmas = <&sdma 77>, <&sdma 78>;
684 dma-names = "tx", "rx";
688 compatible = "ti,omap4-hsmmc";
689 reg = <0x480d1000 0x400>;
690 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
692 ti,needs-special-reset;
693 dmas = <&sdma 57>, <&sdma 58>;
694 dma-names = "tx", "rx";
698 compatible = "ti,omap4-hsmmc";
699 reg = <0x480d5000 0x400>;
700 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
702 ti,needs-special-reset;
703 dmas = <&sdma 59>, <&sdma 60>;
704 dma-names = "tx", "rx";
708 compatible = "ti,omap4-hsi";
709 reg = <0x4a058000 0x4000>,
711 reg-names = "sys", "gdd";
714 clocks = <&l3_init_clkctrl OMAP4_HSI_CLKCTRL 0>;
715 clock-names = "hsi_fck";
717 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
718 interrupt-names = "gdd_mpu";
720 #address-cells = <1>;
722 ranges = <0 0x4a058000 0x4000>;
724 hsi_port1: hsi-port@2000 {
725 compatible = "ti,omap4-hsi-port";
726 reg = <0x2000 0x800>,
728 reg-names = "tx", "rx";
729 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
732 hsi_port2: hsi-port@3000 {
733 compatible = "ti,omap4-hsi-port";
734 reg = <0x3000 0x800>,
736 reg-names = "tx", "rx";
737 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
741 mmu_dsp: mmu@4a066000 {
742 compatible = "ti,omap4-iommu";
743 reg = <0x4a066000 0x100>;
744 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
745 ti,hwmods = "mmu_dsp";
749 target-module@52000000 {
750 compatible = "ti,sysc-omap4", "ti,sysc";
752 reg = <0x52000000 0x4>,
754 reg-names = "rev", "sysc";
755 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
756 ti,sysc-midle = <SYSC_IDLE_FORCE>,
759 <SYSC_IDLE_SMART_WKUP>;
760 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
763 <SYSC_IDLE_SMART_WKUP>;
764 ti,sysc-delay-us = <2>;
765 clocks = <&iss_clkctrl OMAP4_ISS_CLKCTRL 0>;
767 #address-cells = <1>;
769 ranges = <0 0x52000000 0x1000000>;
771 /* No child device binding, driver in staging */
774 mmu_ipu: mmu@55082000 {
775 compatible = "ti,omap4-iommu";
776 reg = <0x55082000 0x100>;
777 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
778 ti,hwmods = "mmu_ipu";
780 ti,iommu-bus-err-back;
784 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
785 reg = <0x4a314000 0x80>;
786 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
787 ti,hwmods = "wd_timer2";
791 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
792 reg = <0x40130000 0x80>, /* MPU private access */
793 <0x49030000 0x80>; /* L3 Interconnect */
794 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
795 ti,hwmods = "wd_timer3";
798 mcpdm: mcpdm@40132000 {
799 compatible = "ti,omap4-mcpdm";
800 reg = <0x40132000 0x7f>, /* MPU private access */
801 <0x49032000 0x7f>; /* L3 Interconnect */
802 reg-names = "mpu", "dma";
803 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
807 dma-names = "up_link", "dn_link";
811 dmic: dmic@4012e000 {
812 compatible = "ti,omap4-dmic";
813 reg = <0x4012e000 0x7f>, /* MPU private access */
814 <0x4902e000 0x7f>; /* L3 Interconnect */
815 reg-names = "mpu", "dma";
816 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
819 dma-names = "up_link";
823 mcbsp1: mcbsp@40122000 {
824 compatible = "ti,omap4-mcbsp";
825 reg = <0x40122000 0xff>, /* MPU private access */
826 <0x49022000 0xff>; /* L3 Interconnect */
827 reg-names = "mpu", "dma";
828 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
829 interrupt-names = "common";
830 ti,buffer-size = <128>;
831 ti,hwmods = "mcbsp1";
834 dma-names = "tx", "rx";
838 mcbsp2: mcbsp@40124000 {
839 compatible = "ti,omap4-mcbsp";
840 reg = <0x40124000 0xff>, /* MPU private access */
841 <0x49024000 0xff>; /* L3 Interconnect */
842 reg-names = "mpu", "dma";
843 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
844 interrupt-names = "common";
845 ti,buffer-size = <128>;
846 ti,hwmods = "mcbsp2";
849 dma-names = "tx", "rx";
853 mcbsp3: mcbsp@40126000 {
854 compatible = "ti,omap4-mcbsp";
855 reg = <0x40126000 0xff>, /* MPU private access */
856 <0x49026000 0xff>; /* L3 Interconnect */
857 reg-names = "mpu", "dma";
858 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
859 interrupt-names = "common";
860 ti,buffer-size = <128>;
861 ti,hwmods = "mcbsp3";
864 dma-names = "tx", "rx";
868 target-module@40128000 {
869 compatible = "ti,sysc-mcasp", "ti,sysc";
871 reg = <0x40128000 0x4>,
873 reg-names = "rev", "sysc";
874 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
877 <SYSC_IDLE_SMART_WKUP>;
878 clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>;
880 #address-cells = <1>;
882 ranges = <0x00000000 0x40128000 0x1000>, /* MPU */
883 <0x49028000 0x49028000 0x1000>; /* L3 */
886 * Child device unsupported by davinci-mcasp. At least
887 * RX path is disabled for omap4, and only DIT mode
888 * works with no I2S. See also old Android kernel
889 * omap-mcasp driver for more information.
893 target-module@4012c000 {
894 compatible = "ti,sysc-omap4", "ti,sysc";
895 ti,hwmods = "slimbus1";
896 reg = <0x4012c000 0x4>,
898 reg-names = "rev", "sysc";
899 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
900 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
903 <SYSC_IDLE_SMART_WKUP>;
904 clocks = <&abe_clkctrl OMAP4_SLIMBUS1_CLKCTRL 0>;
906 #address-cells = <1>;
908 ranges = <0x00000000 0x4012c000 0x1000>, /* MPU */
909 <0x4902c000 0x4902c000 0x1000>; /* L3 */
911 /* No child device binding or driver in mainline */
914 target-module@401f1000 {
915 compatible = "ti,sysc-omap4", "ti,sysc";
917 reg = <0x401f1000 0x4>,
919 reg-names = "rev", "sysc";
920 ti,sysc-midle = <SYSC_IDLE_FORCE>,
923 <SYSC_IDLE_SMART_WKUP>;
924 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
927 clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 0>;
929 #address-cells = <1>;
931 ranges = <0x00000000 0x401f1000 0x1000>, /* MPU */
932 <0x490f1000 0x490f1000 0x1000>; /* L3 */
935 * No child device binding or driver in mainline.
936 * See Android tree and related upstreaming efforts
937 * for the old driver.
941 mcbsp4: mcbsp@48096000 {
942 compatible = "ti,omap4-mcbsp";
943 reg = <0x48096000 0xff>; /* L4 Interconnect */
945 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
946 interrupt-names = "common";
947 ti,buffer-size = <128>;
948 ti,hwmods = "mcbsp4";
951 dma-names = "tx", "rx";
955 keypad: keypad@4a31c000 {
956 compatible = "ti,omap4-keypad";
957 reg = <0x4a31c000 0x80>;
958 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
964 compatible = "ti,omap4-dmm";
965 reg = <0x4e000000 0x800>;
966 interrupts = <0 113 0x4>;
970 emif1: emif@4c000000 {
971 compatible = "ti,emif-4d";
972 reg = <0x4c000000 0x100>;
973 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
977 hw-caps-read-idle-ctrl;
978 hw-caps-ll-interface;
982 emif2: emif@4d000000 {
983 compatible = "ti,emif-4d";
984 reg = <0x4d000000 0x100>;
985 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
989 hw-caps-read-idle-ctrl;
990 hw-caps-ll-interface;
995 compatible = "ti,omap-ocp2scp";
996 reg = <0x4a0ad000 0x1f>;
997 #address-cells = <1>;
1000 ti,hwmods = "ocp2scp_usb_phy";
1001 usb2_phy: usb2phy@4a0ad080 {
1002 compatible = "ti,omap-usb2";
1003 reg = <0x4a0ad080 0x58>;
1004 ctrl-module = <&omap_control_usb2phy>;
1005 clocks = <&usb_phy_cm_clk32k>;
1006 clock-names = "wkupclk";
1011 mailbox: mailbox@4a0f4000 {
1012 compatible = "ti,omap4-mailbox";
1013 reg = <0x4a0f4000 0x200>;
1014 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
1015 ti,hwmods = "mailbox";
1017 ti,mbox-num-users = <3>;
1018 ti,mbox-num-fifos = <8>;
1019 mbox_ipu: mbox_ipu {
1020 ti,mbox-tx = <0 0 0>;
1021 ti,mbox-rx = <1 0 0>;
1023 mbox_dsp: mbox_dsp {
1024 ti,mbox-tx = <3 0 0>;
1025 ti,mbox-rx = <2 0 0>;
1029 target-module@4a10a000 {
1030 compatible = "ti,sysc-omap4", "ti,sysc";
1032 reg = <0x4a10a000 0x4>,
1034 reg-names = "rev", "sysc";
1035 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1036 ti,sysc-midle = <SYSC_IDLE_FORCE>,
1039 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1042 ti,sysc-delay-us = <2>;
1043 clocks = <&iss_clkctrl OMAP4_FDIF_CLKCTRL 0>;
1044 clock-names = "fck";
1045 #address-cells = <1>;
1047 ranges = <0 0x4a10a000 0x1000>;
1049 /* No child device binding or driver in mainline */
1052 timer1: timer@4a318000 {
1053 compatible = "ti,omap3430-timer";
1054 reg = <0x4a318000 0x80>;
1055 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1056 ti,hwmods = "timer1";
1058 clocks = <&l4_wkup_clkctrl OMAP4_TIMER1_CLKCTRL 24>;
1059 clock-names = "fck";
1062 timer2: timer@48032000 {
1063 compatible = "ti,omap3430-timer";
1064 reg = <0x48032000 0x80>;
1065 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
1066 ti,hwmods = "timer2";
1069 timer3: timer@48034000 {
1070 compatible = "ti,omap4430-timer";
1071 reg = <0x48034000 0x80>;
1072 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1073 ti,hwmods = "timer3";
1076 timer4: timer@48036000 {
1077 compatible = "ti,omap4430-timer";
1078 reg = <0x48036000 0x80>;
1079 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1080 ti,hwmods = "timer4";
1083 timer5: timer@40138000 {
1084 compatible = "ti,omap4430-timer";
1085 reg = <0x40138000 0x80>,
1087 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1088 ti,hwmods = "timer5";
1092 timer6: timer@4013a000 {
1093 compatible = "ti,omap4430-timer";
1094 reg = <0x4013a000 0x80>,
1096 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
1097 ti,hwmods = "timer6";
1101 timer7: timer@4013c000 {
1102 compatible = "ti,omap4430-timer";
1103 reg = <0x4013c000 0x80>,
1105 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
1106 ti,hwmods = "timer7";
1110 timer8: timer@4013e000 {
1111 compatible = "ti,omap4430-timer";
1112 reg = <0x4013e000 0x80>,
1114 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1115 ti,hwmods = "timer8";
1120 timer9: timer@4803e000 {
1121 compatible = "ti,omap4430-timer";
1122 reg = <0x4803e000 0x80>;
1123 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1124 ti,hwmods = "timer9";
1128 timer10: timer@48086000 {
1129 compatible = "ti,omap3430-timer";
1130 reg = <0x48086000 0x80>;
1131 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1132 ti,hwmods = "timer10";
1136 timer11: timer@48088000 {
1137 compatible = "ti,omap4430-timer";
1138 reg = <0x48088000 0x80>;
1139 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
1140 ti,hwmods = "timer11";
1144 usbhstll: usbhstll@4a062000 {
1145 compatible = "ti,usbhs-tll";
1146 reg = <0x4a062000 0x1000>;
1147 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
1148 ti,hwmods = "usb_tll_hs";
1151 usbhshost: usbhshost@4a064000 {
1152 compatible = "ti,usbhs-host";
1153 reg = <0x4a064000 0x800>;
1154 ti,hwmods = "usb_host_hs";
1155 #address-cells = <1>;
1158 clocks = <&init_60m_fclk>,
1161 clock-names = "refclk_60m_int",
1162 "refclk_60m_ext_p1",
1163 "refclk_60m_ext_p2";
1165 usbhsohci: ohci@4a064800 {
1166 compatible = "ti,ohci-omap3";
1167 reg = <0x4a064800 0x400>;
1168 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
1169 remote-wakeup-connected;
1172 usbhsehci: ehci@4a064c00 {
1173 compatible = "ti,ehci-omap";
1174 reg = <0x4a064c00 0x400>;
1175 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
1179 omap_control_usb2phy: control-phy@4a002300 {
1180 compatible = "ti,control-phy-usb2";
1181 reg = <0x4a002300 0x4>;
1182 reg-names = "power";
1185 omap_control_usbotg: control-phy@4a00233c {
1186 compatible = "ti,control-phy-otghs";
1187 reg = <0x4a00233c 0x4>;
1188 reg-names = "otghs_control";
1191 usb_otg_hs: usb_otg_hs@4a0ab000 {
1192 compatible = "ti,omap4-musb";
1193 reg = <0x4a0ab000 0x7ff>;
1194 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
1195 interrupt-names = "mc", "dma";
1196 ti,hwmods = "usb_otg_hs";
1197 usb-phy = <&usb2_phy>;
1199 phy-names = "usb2-phy";
1203 ctrl-module = <&omap_control_usbotg>;
1206 aes1: aes@4b501000 {
1207 compatible = "ti,omap4-aes";
1209 reg = <0x4b501000 0xa0>;
1210 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
1211 dmas = <&sdma 111>, <&sdma 110>;
1212 dma-names = "tx", "rx";
1215 aes2: aes@4b701000 {
1216 compatible = "ti,omap4-aes";
1218 reg = <0x4b701000 0xa0>;
1219 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
1220 dmas = <&sdma 114>, <&sdma 113>;
1221 dma-names = "tx", "rx";
1225 compatible = "ti,omap4-des";
1227 reg = <0x480a5000 0xa0>;
1228 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
1229 dmas = <&sdma 117>, <&sdma 116>;
1230 dma-names = "tx", "rx";
1233 sham: sham@4b100000 {
1234 compatible = "ti,omap4-sham";
1236 reg = <0x4b100000 0x300>;
1237 interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
1242 abb_mpu: regulator-abb-mpu {
1243 compatible = "ti,abb-v2";
1244 regulator-name = "abb_mpu";
1245 #address-cells = <0>;
1247 ti,tranxdone-status-mask = <0x80>;
1248 clocks = <&sys_clkin_ck>;
1249 ti,settling-time = <50>;
1250 ti,clock-cycles = <16>;
1252 status = "disabled";
1255 abb_iva: regulator-abb-iva {
1256 compatible = "ti,abb-v2";
1257 regulator-name = "abb_iva";
1258 #address-cells = <0>;
1260 ti,tranxdone-status-mask = <0x80000000>;
1261 clocks = <&sys_clkin_ck>;
1262 ti,settling-time = <50>;
1263 ti,clock-cycles = <16>;
1265 status = "disabled";
1268 target-module@56000000 {
1269 compatible = "ti,sysc-omap4", "ti,sysc";
1271 reg = <0x5601fc00 0x4>,
1273 reg-names = "rev", "sysc";
1274 ti,sysc-midle = <SYSC_IDLE_FORCE>,
1277 <SYSC_IDLE_SMART_WKUP>;
1278 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1281 <SYSC_IDLE_SMART_WKUP>;
1282 clocks = <&l3_gfx_clkctrl OMAP4_GPU_CLKCTRL 0>;
1283 clock-names = "fck";
1284 #address-cells = <1>;
1286 ranges = <0 0x56000000 0x2000000>;
1289 * Closed source PowerVR driver, no child device
1290 * binding or driver in mainline
1295 compatible = "ti,omap4-dss";
1296 reg = <0x58000000 0x80>;
1297 status = "disabled";
1298 ti,hwmods = "dss_core";
1299 clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>;
1300 clock-names = "fck";
1301 #address-cells = <1>;
1306 compatible = "ti,omap4-dispc";
1307 reg = <0x58001000 0x1000>;
1308 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1309 ti,hwmods = "dss_dispc";
1310 clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>;
1311 clock-names = "fck";
1314 rfbi: encoder@58002000 {
1315 compatible = "ti,omap4-rfbi";
1316 reg = <0x58002000 0x1000>;
1317 status = "disabled";
1318 ti,hwmods = "dss_rfbi";
1319 clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>, <&l3_div_ck>;
1320 clock-names = "fck", "ick";
1323 venc: encoder@58003000 {
1324 compatible = "ti,omap4-venc";
1325 reg = <0x58003000 0x1000>;
1326 status = "disabled";
1327 ti,hwmods = "dss_venc";
1328 clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 11>;
1329 clock-names = "fck";
1332 dsi1: encoder@58004000 {
1333 compatible = "ti,omap4-dsi";
1334 reg = <0x58004000 0x200>,
1337 reg-names = "proto", "phy", "pll";
1338 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1339 status = "disabled";
1340 ti,hwmods = "dss_dsi1";
1341 clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>,
1342 <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 10>;
1343 clock-names = "fck", "sys_clk";
1346 dsi2: encoder@58005000 {
1347 compatible = "ti,omap4-dsi";
1348 reg = <0x58005000 0x200>,
1351 reg-names = "proto", "phy", "pll";
1352 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1353 status = "disabled";
1354 ti,hwmods = "dss_dsi2";
1355 clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>,
1356 <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 10>;
1357 clock-names = "fck", "sys_clk";
1360 hdmi: encoder@58006000 {
1361 compatible = "ti,omap4-hdmi";
1362 reg = <0x58006000 0x200>,
1365 <0x58006400 0x1000>;
1366 reg-names = "wp", "pll", "phy", "core";
1367 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1368 status = "disabled";
1369 ti,hwmods = "dss_hdmi";
1370 clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 9>,
1371 <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 10>;
1372 clock-names = "fck", "sys_clk";
1374 dma-names = "audio_tx";
1380 #include "omap44xx-clocks.dtsi"