2 * Device Tree Source for the r8a7740 SoC
4 * Copyright (C) 2012 Renesas Solutions Corp.
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
11 #include <dt-bindings/clock/r8a7740-clock.h>
12 #include <dt-bindings/interrupt-controller/arm-gic.h>
13 #include <dt-bindings/interrupt-controller/irq.h>
16 compatible = "renesas,r8a7740";
17 interrupt-parent = <&gic>;
25 compatible = "arm,cortex-a9";
28 clock-frequency = <800000000>;
29 power-domains = <&pd_a3sm>;
30 next-level-cache = <&L2>;
34 gic: interrupt-controller@c2800000 {
35 compatible = "arm,pl390";
36 #interrupt-cells = <3>;
38 reg = <0xc2800000 0x1000>,
42 L2: cache-controller@f0100000 {
43 compatible = "arm,pl310-cache";
44 reg = <0xf0100000 0x1000>;
45 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
46 power-domains = <&pd_a3sm>;
47 arm,data-latency = <3 3 3>;
48 arm,tag-latency = <2 2 2>;
54 dbsc3: memory-controller@fe400000 {
55 compatible = "renesas,dbsc3-r8a7740";
56 reg = <0xfe400000 0x400>;
57 power-domains = <&pd_a4s>;
61 compatible = "arm,cortex-a9-pmu";
62 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
66 compatible = "arm,coresight-etm3x";
67 power-domains = <&pd_d4>;
70 cmt1: timer@e6138000 {
71 compatible = "renesas,cmt-48-r8a7740", "renesas,cmt-48";
72 reg = <0xe6138000 0x170>;
73 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
74 clocks = <&mstp3_clks R8A7740_CLK_CMT1>;
76 power-domains = <&pd_c5>;
80 /* irqpin0: IRQ0 - IRQ7 */
81 irqpin0: interrupt-controller@e6900000 {
82 compatible = "renesas,intc-irqpin-r8a7740", "renesas,intc-irqpin";
83 #interrupt-cells = <2>;
90 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
91 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
92 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
93 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
94 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
95 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
96 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
97 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
98 clocks = <&mstp2_clks R8A7740_CLK_INTCA>;
99 power-domains = <&pd_a4s>;
102 /* irqpin1: IRQ8 - IRQ15 */
103 irqpin1: interrupt-controller@e6900004 {
104 compatible = "renesas,intc-irqpin-r8a7740", "renesas,intc-irqpin";
105 #interrupt-cells = <2>;
106 interrupt-controller;
107 reg = <0xe6900004 4>,
112 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
113 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
114 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
115 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
116 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
117 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
118 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
119 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
120 clocks = <&mstp2_clks R8A7740_CLK_INTCA>;
121 power-domains = <&pd_a4s>;
124 /* irqpin2: IRQ16 - IRQ23 */
125 irqpin2: interrupt-controller@e6900008 {
126 compatible = "renesas,intc-irqpin-r8a7740", "renesas,intc-irqpin";
127 #interrupt-cells = <2>;
128 interrupt-controller;
129 reg = <0xe6900008 4>,
134 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
135 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
136 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
137 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
138 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
139 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
140 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
141 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
142 clocks = <&mstp2_clks R8A7740_CLK_INTCA>;
143 power-domains = <&pd_a4s>;
146 /* irqpin3: IRQ24 - IRQ31 */
147 irqpin3: interrupt-controller@e690000c {
148 compatible = "renesas,intc-irqpin-r8a7740", "renesas,intc-irqpin";
149 #interrupt-cells = <2>;
150 interrupt-controller;
151 reg = <0xe690000c 4>,
156 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
157 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
158 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
159 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
160 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
161 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
162 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
163 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
164 clocks = <&mstp2_clks R8A7740_CLK_INTCA>;
165 power-domains = <&pd_a4s>;
168 ether: ethernet@e9a00000 {
169 compatible = "renesas,gether-r8a7740";
170 reg = <0xe9a00000 0x800>,
172 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
173 clocks = <&mstp3_clks R8A7740_CLK_GETHER>;
174 power-domains = <&pd_a4s>;
176 #address-cells = <1>;
182 #address-cells = <1>;
184 compatible = "renesas,iic-r8a7740", "renesas,rmobile-iic";
185 reg = <0xfff20000 0x425>;
186 interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
187 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
188 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
189 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>;
190 clocks = <&mstp1_clks R8A7740_CLK_IIC0>;
191 power-domains = <&pd_a4r>;
196 #address-cells = <1>;
198 compatible = "renesas,iic-r8a7740", "renesas,rmobile-iic";
199 reg = <0xe6c20000 0x425>;
200 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH
201 GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH
202 GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH
203 GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
204 clocks = <&mstp3_clks R8A7740_CLK_IIC1>;
205 power-domains = <&pd_a3sp>;
209 scifa0: serial@e6c40000 {
210 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
211 reg = <0xe6c40000 0x100>;
212 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
213 clocks = <&mstp2_clks R8A7740_CLK_SCIFA0>;
215 power-domains = <&pd_a3sp>;
219 scifa1: serial@e6c50000 {
220 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
221 reg = <0xe6c50000 0x100>;
222 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
223 clocks = <&mstp2_clks R8A7740_CLK_SCIFA1>;
225 power-domains = <&pd_a3sp>;
229 scifa2: serial@e6c60000 {
230 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
231 reg = <0xe6c60000 0x100>;
232 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
233 clocks = <&mstp2_clks R8A7740_CLK_SCIFA2>;
235 power-domains = <&pd_a3sp>;
239 scifa3: serial@e6c70000 {
240 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
241 reg = <0xe6c70000 0x100>;
242 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
243 clocks = <&mstp2_clks R8A7740_CLK_SCIFA3>;
245 power-domains = <&pd_a3sp>;
249 scifa4: serial@e6c80000 {
250 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
251 reg = <0xe6c80000 0x100>;
252 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
253 clocks = <&mstp2_clks R8A7740_CLK_SCIFA4>;
255 power-domains = <&pd_a3sp>;
259 scifa5: serial@e6cb0000 {
260 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
261 reg = <0xe6cb0000 0x100>;
262 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
263 clocks = <&mstp2_clks R8A7740_CLK_SCIFA5>;
265 power-domains = <&pd_a3sp>;
269 scifa6: serial@e6cc0000 {
270 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
271 reg = <0xe6cc0000 0x100>;
272 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
273 clocks = <&mstp2_clks R8A7740_CLK_SCIFA6>;
275 power-domains = <&pd_a3sp>;
279 scifa7: serial@e6cd0000 {
280 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
281 reg = <0xe6cd0000 0x100>;
282 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
283 clocks = <&mstp2_clks R8A7740_CLK_SCIFA7>;
285 power-domains = <&pd_a3sp>;
289 scifb: serial@e6c30000 {
290 compatible = "renesas,scifb-r8a7740", "renesas,scifb";
291 reg = <0xe6c30000 0x100>;
292 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
293 clocks = <&mstp2_clks R8A7740_CLK_SCIFB>;
295 power-domains = <&pd_a3sp>;
299 pfc: pin-controller@e6050000 {
300 compatible = "renesas,pfc-r8a7740";
301 reg = <0xe6050000 0x8000>,
305 gpio-ranges = <&pfc 0 0 212>;
306 interrupts-extended =
307 <&irqpin0 0 0>, <&irqpin0 1 0>, <&irqpin0 2 0>, <&irqpin0 3 0>,
308 <&irqpin0 4 0>, <&irqpin0 5 0>, <&irqpin0 6 0>, <&irqpin0 7 0>,
309 <&irqpin1 0 0>, <&irqpin1 1 0>, <&irqpin1 2 0>, <&irqpin1 3 0>,
310 <&irqpin1 4 0>, <&irqpin1 5 0>, <&irqpin1 6 0>, <&irqpin1 7 0>,
311 <&irqpin2 0 0>, <&irqpin2 1 0>, <&irqpin2 2 0>, <&irqpin2 3 0>,
312 <&irqpin2 4 0>, <&irqpin2 5 0>, <&irqpin2 6 0>, <&irqpin2 7 0>,
313 <&irqpin3 0 0>, <&irqpin3 1 0>, <&irqpin3 2 0>, <&irqpin3 3 0>,
314 <&irqpin3 4 0>, <&irqpin3 5 0>, <&irqpin3 6 0>, <&irqpin3 7 0>;
315 power-domains = <&pd_c5>;
319 compatible = "renesas,tpu-r8a7740", "renesas,tpu";
320 reg = <0xe6600000 0x148>;
321 clocks = <&mstp3_clks R8A7740_CLK_TPU0>;
322 power-domains = <&pd_a3sp>;
327 mmcif0: mmc@e6bd0000 {
328 compatible = "renesas,mmcif-r8a7740", "renesas,sh-mmcif";
329 reg = <0xe6bd0000 0x100>;
330 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH
331 GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
332 clocks = <&mstp3_clks R8A7740_CLK_MMC>;
333 power-domains = <&pd_a3sp>;
338 compatible = "renesas,sdhi-r8a7740";
339 reg = <0xe6850000 0x100>;
340 interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH
341 GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH
342 GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
343 clocks = <&mstp3_clks R8A7740_CLK_SDHI0>;
344 power-domains = <&pd_a3sp>;
351 compatible = "renesas,sdhi-r8a7740";
352 reg = <0xe6860000 0x100>;
353 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH
354 GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH
355 GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
356 clocks = <&mstp3_clks R8A7740_CLK_SDHI1>;
357 power-domains = <&pd_a3sp>;
364 compatible = "renesas,sdhi-r8a7740";
365 reg = <0xe6870000 0x100>;
366 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH
367 GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH
368 GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
369 clocks = <&mstp4_clks R8A7740_CLK_SDHI2>;
370 power-domains = <&pd_a3sp>;
376 sh_fsi2: sound@fe1f0000 {
377 #sound-dai-cells = <1>;
378 compatible = "renesas,fsi2-r8a7740", "renesas,sh_fsi2";
379 reg = <0xfe1f0000 0x400>;
380 interrupts = <GIC_SPI 9 0x4>;
381 clocks = <&mstp3_clks R8A7740_CLK_FSI>;
382 power-domains = <&pd_a4mp>;
386 tmu0: timer@fff80000 {
387 compatible = "renesas,tmu-r8a7740", "renesas,tmu";
388 reg = <0xfff80000 0x2c>;
389 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
390 <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
391 <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
392 clocks = <&mstp1_clks R8A7740_CLK_TMU0>;
394 power-domains = <&pd_a4r>;
396 #renesas,channels = <3>;
401 tmu1: timer@fff90000 {
402 compatible = "renesas,tmu-r8a7740", "renesas,tmu";
403 reg = <0xfff90000 0x2c>;
404 interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
405 <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
406 <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
407 clocks = <&mstp1_clks R8A7740_CLK_TMU1>;
409 power-domains = <&pd_a4r>;
411 #renesas,channels = <3>;
417 #address-cells = <1>;
421 /* External root clock */
423 compatible = "fixed-clock";
425 clock-frequency = <32768>;
428 compatible = "fixed-clock";
430 clock-frequency = <0>;
433 compatible = "fixed-clock";
435 clock-frequency = <0>;
438 compatible = "fixed-clock";
440 clock-frequency = <27000000>;
443 compatible = "fixed-clock";
445 clock-frequency = <0>;
448 compatible = "fixed-clock";
450 clock-frequency = <0>;
453 compatible = "fixed-clock";
455 clock-frequency = <0>;
458 compatible = "fixed-clock";
460 clock-frequency = <0>;
463 /* Special CPG clocks */
464 cpg_clocks: cpg_clocks@e6150000 {
465 compatible = "renesas,r8a7740-cpg-clocks";
466 reg = <0xe6150000 0x10000>;
467 clocks = <&extal1_clk>, <&extalr_clk>;
469 clock-output-names = "system", "pllc0", "pllc1",
472 "i", "zg", "b", "m1", "hp",
473 "hpp", "usbp", "s", "zb", "m3",
477 /* Variable factor clocks (DIV6) */
478 vclk1_clk: vclk1@e6150008 {
479 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
480 reg = <0xe6150008 4>;
481 clocks = <&pllc1_div2_clk>, <0>, <&dv_clk>,
482 <&cpg_clocks R8A7740_CLK_USB24S>,
483 <&extal1_div2_clk>, <&extalr_clk>, <0>,
487 vclk2_clk: vclk2@e615000c {
488 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
489 reg = <0xe615000c 4>;
490 clocks = <&pllc1_div2_clk>, <0>, <&dv_clk>,
491 <&cpg_clocks R8A7740_CLK_USB24S>,
492 <&extal1_div2_clk>, <&extalr_clk>, <0>,
496 fmsi_clk: fmsi@e6150010 {
497 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
498 reg = <0xe6150010 4>;
499 clocks = <&pllc1_div2_clk>, <&fmsick_clk>, <0>, <0>;
502 fmso_clk: fmso@e6150014 {
503 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
504 reg = <0xe6150014 4>;
505 clocks = <&pllc1_div2_clk>, <&fmsock_clk>, <0>, <0>;
508 fsia_clk: fsia@e6150018 {
509 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
510 reg = <0xe6150018 4>;
511 clocks = <&pllc1_div2_clk>, <&fsiack_clk>, <0>, <0>;
514 sub_clk: sub@e6150080 {
515 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
516 reg = <0xe6150080 4>;
517 clocks = <&pllc1_div2_clk>,
518 <&cpg_clocks R8A7740_CLK_USB24S>, <0>, <0>;
521 spu_clk: spu@e6150084 {
522 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
523 reg = <0xe6150084 4>;
524 clocks = <&pllc1_div2_clk>,
525 <&cpg_clocks R8A7740_CLK_USB24S>, <0>, <0>;
528 vou_clk: vou@e6150088 {
529 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
530 reg = <0xe6150088 4>;
531 clocks = <&pllc1_div2_clk>, <&extal1_clk>, <&dv_clk>,
535 stpro_clk: stpro@e615009c {
536 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
537 reg = <0xe615009c 4>;
538 clocks = <&cpg_clocks R8A7740_CLK_PLLC0>;
542 /* Fixed factor clocks */
543 pllc1_div2_clk: pllc1_div2 {
544 compatible = "fixed-factor-clock";
545 clocks = <&cpg_clocks R8A7740_CLK_PLLC1>;
550 extal1_div2_clk: extal1_div2 {
551 compatible = "fixed-factor-clock";
552 clocks = <&extal1_clk>;
559 subck_clks: subck_clks@e6150080 {
560 compatible = "renesas,r8a7740-mstp-clocks", "renesas,cpg-mstp-clocks";
561 reg = <0xe6150080 4>;
562 clocks = <&sub_clk>, <&sub_clk>;
565 R8A7740_CLK_SUBCK R8A7740_CLK_SUBCK2
570 mstp1_clks: mstp1_clks@e6150134 {
571 compatible = "renesas,r8a7740-mstp-clocks", "renesas,cpg-mstp-clocks";
572 reg = <0xe6150134 4>, <0xe6150038 4>;
573 clocks = <&cpg_clocks R8A7740_CLK_S>,
574 <&cpg_clocks R8A7740_CLK_S>, <&sub_clk>,
575 <&cpg_clocks R8A7740_CLK_B>,
576 <&cpg_clocks R8A7740_CLK_HPP>, <&sub_clk>,
577 <&cpg_clocks R8A7740_CLK_B>;
580 R8A7740_CLK_CEU21 R8A7740_CLK_CEU20 R8A7740_CLK_TMU0
581 R8A7740_CLK_LCDC1 R8A7740_CLK_IIC0 R8A7740_CLK_TMU1
585 "ceu21", "ceu20", "tmu0", "lcdc1", "iic0",
588 mstp2_clks: mstp2_clks@e6150138 {
589 compatible = "renesas,r8a7740-mstp-clocks", "renesas,cpg-mstp-clocks";
590 reg = <0xe6150138 4>, <0xe6150040 4>;
591 clocks = <&sub_clk>, <&cpg_clocks R8A7740_CLK_HP>,
592 <&sub_clk>, <&cpg_clocks R8A7740_CLK_HP>,
593 <&cpg_clocks R8A7740_CLK_HP>,
594 <&cpg_clocks R8A7740_CLK_HP>,
595 <&cpg_clocks R8A7740_CLK_HP>,
596 <&sub_clk>, <&sub_clk>, <&sub_clk>,
597 <&sub_clk>, <&sub_clk>, <&sub_clk>,
601 R8A7740_CLK_SCIFA6 R8A7740_CLK_INTCA
603 R8A7740_CLK_DMAC1 R8A7740_CLK_DMAC2
604 R8A7740_CLK_DMAC3 R8A7740_CLK_USBDMAC
605 R8A7740_CLK_SCIFA5 R8A7740_CLK_SCIFB
606 R8A7740_CLK_SCIFA0 R8A7740_CLK_SCIFA1
607 R8A7740_CLK_SCIFA2 R8A7740_CLK_SCIFA3
612 "scifa7", "dmac1", "dmac2", "dmac3",
613 "usbdmac", "scifa5", "scifb", "scifa0", "scifa1",
614 "scifa2", "scifa3", "scifa4";
616 mstp3_clks: mstp3_clks@e615013c {
617 compatible = "renesas,r8a7740-mstp-clocks", "renesas,cpg-mstp-clocks";
618 reg = <0xe615013c 4>, <0xe6150048 4>;
619 clocks = <&cpg_clocks R8A7740_CLK_R>,
620 <&cpg_clocks R8A7740_CLK_HP>,
622 <&cpg_clocks R8A7740_CLK_HP>,
623 <&cpg_clocks R8A7740_CLK_HP>,
624 <&cpg_clocks R8A7740_CLK_HP>,
625 <&cpg_clocks R8A7740_CLK_HP>,
626 <&cpg_clocks R8A7740_CLK_HP>,
627 <&cpg_clocks R8A7740_CLK_HP>;
630 R8A7740_CLK_CMT1 R8A7740_CLK_FSI R8A7740_CLK_IIC1
631 R8A7740_CLK_USBF R8A7740_CLK_SDHI0 R8A7740_CLK_SDHI1
632 R8A7740_CLK_MMC R8A7740_CLK_GETHER R8A7740_CLK_TPU0
635 "cmt1", "fsi", "iic1", "usbf", "sdhi0", "sdhi1",
636 "mmc", "gether", "tpu0";
638 mstp4_clks: mstp4_clks@e6150140 {
639 compatible = "renesas,r8a7740-mstp-clocks", "renesas,cpg-mstp-clocks";
640 reg = <0xe6150140 4>, <0xe615004c 4>;
641 clocks = <&cpg_clocks R8A7740_CLK_HP>,
642 <&cpg_clocks R8A7740_CLK_HP>,
643 <&cpg_clocks R8A7740_CLK_HP>,
644 <&cpg_clocks R8A7740_CLK_HP>;
647 R8A7740_CLK_USBH R8A7740_CLK_SDHI2
648 R8A7740_CLK_USBFUNC R8A7740_CLK_USBPHY
651 "usbhost", "sdhi2", "usbfunc", "usphy";
655 sysc: system-controller@e6180000 {
656 compatible = "renesas,sysc-r8a7740", "renesas,sysc-rmobile";
657 reg = <0xe6180000 0x8000>, <0xe6188000 0x8000>;
661 #address-cells = <1>;
663 #power-domain-cells = <0>;
667 #power-domain-cells = <0>;
672 #power-domain-cells = <0>;
677 #power-domain-cells = <0>;
682 #address-cells = <1>;
684 #power-domain-cells = <0>;
688 #power-domain-cells = <0>;
694 #address-cells = <1>;
696 #power-domain-cells = <0>;
700 #power-domain-cells = <0>;
705 #power-domain-cells = <0>;
710 #power-domain-cells = <0>;
716 #power-domain-cells = <0>;