2 * Copyright 2017 - Alexandre Torgue <alexandre.torgue@st.com>
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
9 * a) This file is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of the
12 * License, or (at your option) any later version.
14 * This file is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
21 * b) Permission is hereby granted, free of charge, to any person
22 * obtaining a copy of this software and associated documentation
23 * files (the "Software"), to deal in the Software without
24 * restriction, including without limitation the rights to use,
25 * copy, modify, merge, publish, distribute, sublicense, and/or
26 * sell copies of the Software, and to permit persons to whom the
27 * Software is furnished to do so, subject to the following
30 * The above copyright notice and this permission notice shall be
31 * included in all copies or substantial portions of the Software.
33 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40 * OTHER DEALINGS IN THE SOFTWARE.
43 #include "skeleton.dtsi"
44 #include "armv7-m.dtsi"
45 #include <dt-bindings/clock/stm32h7-clks.h>
46 #include <dt-bindings/mfd/stm32h7-rcc.h>
52 compatible = "fixed-clock";
53 clock-frequency = <0>;
58 compatible = "fixed-clock";
59 clock-frequency = <32768>;
64 compatible = "fixed-clock";
65 clock-frequency = <0>;
70 timer5: timer@40000c00 {
71 compatible = "st,stm32-timer";
72 reg = <0x40000c00 0x400>;
74 clocks = <&rcc TIM5_CK>;
77 lptimer1: timer@40002400 {
80 compatible = "st,stm32-lptimer";
81 reg = <0x40002400 0x400>;
82 clocks = <&rcc LPTIM1_CK>;
87 compatible = "st,stm32-pwm-lp";
92 compatible = "st,stm32-lptimer-trigger";
98 compatible = "st,stm32-lptimer-counter";
103 usart2: serial@40004400 {
104 compatible = "st,stm32f7-uart";
105 reg = <0x40004400 0x400>;
108 clocks = <&rcc USART2_CK>;
112 compatible = "st,stm32h7-dac-core";
113 reg = <0x40007400 0x400>;
114 clocks = <&rcc DAC12_CK>;
115 clock-names = "pclk";
116 #address-cells = <1>;
121 compatible = "st,stm32-dac";
122 #io-channels-cells = <1>;
128 compatible = "st,stm32-dac";
129 #io-channels-cells = <1>;
135 usart1: serial@40011000 {
136 compatible = "st,stm32f7-uart";
137 reg = <0x40011000 0x400>;
140 clocks = <&rcc USART1_CK>;
144 compatible = "st,stm32-dma";
145 reg = <0x40020000 0x400>;
154 clocks = <&rcc DMA1_CK>;
162 compatible = "st,stm32-dma";
163 reg = <0x40020400 0x400>;
172 clocks = <&rcc DMA2_CK>;
179 dmamux1: dma-router@40020800 {
180 compatible = "st,stm32h7-dmamux";
181 reg = <0x40020800 0x1c>;
184 dma-requests = <128>;
185 dma-masters = <&dma1 &dma2>;
186 clocks = <&rcc DMA1_CK>;
189 adc_12: adc@40022000 {
190 compatible = "st,stm32h7-adc-core";
191 reg = <0x40022000 0x400>;
193 clocks = <&rcc ADC12_CK>;
195 interrupt-controller;
196 #interrupt-cells = <1>;
197 #address-cells = <1>;
202 compatible = "st,stm32h7-adc";
203 #io-channel-cells = <1>;
205 interrupt-parent = <&adc_12>;
211 compatible = "st,stm32h7-adc";
212 #io-channel-cells = <1>;
214 interrupt-parent = <&adc_12>;
220 mdma1: dma@52000000 {
221 compatible = "st,stm32h7-mdma";
222 reg = <0x52000000 0x1000>;
224 clocks = <&rcc MDMA_CK>;
230 lptimer2: timer@58002400 {
231 #address-cells = <1>;
233 compatible = "st,stm32-lptimer";
234 reg = <0x58002400 0x400>;
235 clocks = <&rcc LPTIM2_CK>;
240 compatible = "st,stm32-pwm-lp";
245 compatible = "st,stm32-lptimer-trigger";
251 compatible = "st,stm32-lptimer-counter";
256 lptimer3: timer@58002800 {
257 #address-cells = <1>;
259 compatible = "st,stm32-lptimer";
260 reg = <0x58002800 0x400>;
261 clocks = <&rcc LPTIM3_CK>;
266 compatible = "st,stm32-pwm-lp";
271 compatible = "st,stm32-lptimer-trigger";
277 lptimer4: timer@58002c00 {
278 #address-cells = <1>;
280 compatible = "st,stm32-lptimer";
281 reg = <0x58002c00 0x400>;
282 clocks = <&rcc LPTIM4_CK>;
287 compatible = "st,stm32-pwm-lp";
292 lptimer5: timer@58003000 {
293 #address-cells = <1>;
295 compatible = "st,stm32-lptimer";
296 reg = <0x58003000 0x400>;
297 clocks = <&rcc LPTIM5_CK>;
302 compatible = "st,stm32-pwm-lp";
307 vrefbuf: regulator@58003C00 {
308 compatible = "st,stm32-vrefbuf";
309 reg = <0x58003C00 0x8>;
310 clocks = <&rcc VREF_CK>;
311 regulator-min-microvolt = <1500000>;
312 regulator-max-microvolt = <2500000>;
316 rcc: reset-clock-controller@58024400 {
317 compatible = "st,stm32h743-rcc", "st,stm32-rcc";
318 reg = <0x58024400 0x400>;
321 clocks = <&clk_hse>, <&clk_lse>, <&clk_i2s>;
322 st,syscfg = <&pwrcfg>;
325 pwrcfg: power-config@58024800 {
326 compatible = "syscon";
327 reg = <0x58024800 0x400>;
330 adc_3: adc@58026000 {
331 compatible = "st,stm32h7-adc-core";
332 reg = <0x58026000 0x400>;
334 clocks = <&rcc ADC3_CK>;
336 interrupt-controller;
337 #interrupt-cells = <1>;
338 #address-cells = <1>;
343 compatible = "st,stm32h7-adc";
344 #io-channel-cells = <1>;
346 interrupt-parent = <&adc_3>;
355 clock-frequency = <250000000>;