2 * Device Tree Source for UniPhier Pro5 SoC
4 * Copyright (C) 2015-2016 Socionext Inc.
5 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
7 * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
11 compatible = "socionext,uniphier-pro5";
21 compatible = "arm,cortex-a9";
23 clocks = <&sys_clk 32>;
24 enable-method = "psci";
25 next-level-cache = <&l2>;
26 operating-points-v2 = <&cpu_opp>;
31 compatible = "arm,cortex-a9";
33 clocks = <&sys_clk 32>;
34 enable-method = "psci";
35 next-level-cache = <&l2>;
36 operating-points-v2 = <&cpu_opp>;
41 compatible = "operating-points-v2";
45 opp-hz = /bits/ 64 <100000000>;
46 clock-latency-ns = <300>;
49 opp-hz = /bits/ 64 <116667000>;
50 clock-latency-ns = <300>;
53 opp-hz = /bits/ 64 <150000000>;
54 clock-latency-ns = <300>;
57 opp-hz = /bits/ 64 <175000000>;
58 clock-latency-ns = <300>;
61 opp-hz = /bits/ 64 <200000000>;
62 clock-latency-ns = <300>;
65 opp-hz = /bits/ 64 <233334000>;
66 clock-latency-ns = <300>;
69 opp-hz = /bits/ 64 <300000000>;
70 clock-latency-ns = <300>;
73 opp-hz = /bits/ 64 <350000000>;
74 clock-latency-ns = <300>;
77 opp-hz = /bits/ 64 <400000000>;
78 clock-latency-ns = <300>;
81 opp-hz = /bits/ 64 <466667000>;
82 clock-latency-ns = <300>;
85 opp-hz = /bits/ 64 <600000000>;
86 clock-latency-ns = <300>;
89 opp-hz = /bits/ 64 <700000000>;
90 clock-latency-ns = <300>;
93 opp-hz = /bits/ 64 <800000000>;
94 clock-latency-ns = <300>;
97 opp-hz = /bits/ 64 <933334000>;
98 clock-latency-ns = <300>;
101 opp-hz = /bits/ 64 <1200000000>;
102 clock-latency-ns = <300>;
105 opp-hz = /bits/ 64 <1400000000>;
106 clock-latency-ns = <300>;
111 compatible = "arm,psci-0.2";
117 compatible = "fixed-clock";
119 clock-frequency = <20000000>;
122 arm_timer_clk: arm-timer {
124 compatible = "fixed-clock";
125 clock-frequency = <50000000>;
130 compatible = "simple-bus";
131 #address-cells = <1>;
134 interrupt-parent = <&intc>;
136 l2: l2-cache@500c0000 {
137 compatible = "socionext,uniphier-system-cache";
138 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>,
140 interrupts = <0 190 4>, <0 191 4>;
142 cache-size = <(2 * 1024 * 1024)>;
144 cache-line-size = <128>;
146 next-level-cache = <&l3>;
149 l3: l3-cache@500c8000 {
150 compatible = "socionext,uniphier-system-cache";
151 reg = <0x500c8000 0x2000>, <0x503c8100 0x8>,
153 interrupts = <0 174 4>, <0 175 4>;
155 cache-size = <(2 * 1024 * 1024)>;
157 cache-line-size = <256>;
161 serial0: serial@54006800 {
162 compatible = "socionext,uniphier-uart";
164 reg = <0x54006800 0x40>;
165 interrupts = <0 33 4>;
166 pinctrl-names = "default";
167 pinctrl-0 = <&pinctrl_uart0>;
168 clocks = <&peri_clk 0>;
169 resets = <&peri_rst 0>;
172 serial1: serial@54006900 {
173 compatible = "socionext,uniphier-uart";
175 reg = <0x54006900 0x40>;
176 interrupts = <0 35 4>;
177 pinctrl-names = "default";
178 pinctrl-0 = <&pinctrl_uart1>;
179 clocks = <&peri_clk 1>;
180 resets = <&peri_rst 1>;
183 serial2: serial@54006a00 {
184 compatible = "socionext,uniphier-uart";
186 reg = <0x54006a00 0x40>;
187 interrupts = <0 37 4>;
188 pinctrl-names = "default";
189 pinctrl-0 = <&pinctrl_uart2>;
190 clocks = <&peri_clk 2>;
191 resets = <&peri_rst 2>;
194 serial3: serial@54006b00 {
195 compatible = "socionext,uniphier-uart";
197 reg = <0x54006b00 0x40>;
198 interrupts = <0 177 4>;
199 pinctrl-names = "default";
200 pinctrl-0 = <&pinctrl_uart3>;
201 clocks = <&peri_clk 3>;
202 resets = <&peri_rst 3>;
205 gpio: gpio@55000000 {
206 compatible = "socionext,uniphier-gpio";
207 reg = <0x55000000 0x200>;
208 interrupt-parent = <&aidet>;
209 interrupt-controller;
210 #interrupt-cells = <2>;
213 gpio-ranges = <&pinctrl 0 0 0>;
214 gpio-ranges-group-names = "gpio_range";
216 socionext,interrupt-ranges = <0 48 16>, <16 154 5>;
220 compatible = "socionext,uniphier-fi2c";
222 reg = <0x58780000 0x80>;
223 #address-cells = <1>;
225 interrupts = <0 41 4>;
226 pinctrl-names = "default";
227 pinctrl-0 = <&pinctrl_i2c0>;
228 clocks = <&peri_clk 4>;
229 resets = <&peri_rst 4>;
230 clock-frequency = <100000>;
234 compatible = "socionext,uniphier-fi2c";
236 reg = <0x58781000 0x80>;
237 #address-cells = <1>;
239 interrupts = <0 42 4>;
240 pinctrl-names = "default";
241 pinctrl-0 = <&pinctrl_i2c1>;
242 clocks = <&peri_clk 5>;
243 resets = <&peri_rst 5>;
244 clock-frequency = <100000>;
248 compatible = "socionext,uniphier-fi2c";
250 reg = <0x58782000 0x80>;
251 #address-cells = <1>;
253 interrupts = <0 43 4>;
254 pinctrl-names = "default";
255 pinctrl-0 = <&pinctrl_i2c2>;
256 clocks = <&peri_clk 6>;
257 resets = <&peri_rst 6>;
258 clock-frequency = <100000>;
262 compatible = "socionext,uniphier-fi2c";
264 reg = <0x58783000 0x80>;
265 #address-cells = <1>;
267 interrupts = <0 44 4>;
268 pinctrl-names = "default";
269 pinctrl-0 = <&pinctrl_i2c3>;
270 clocks = <&peri_clk 7>;
271 resets = <&peri_rst 7>;
272 clock-frequency = <100000>;
275 /* i2c4 does not exist */
277 /* chip-internal connection for DMD */
279 compatible = "socionext,uniphier-fi2c";
280 reg = <0x58785000 0x80>;
281 #address-cells = <1>;
283 interrupts = <0 25 4>;
284 clocks = <&peri_clk 9>;
285 resets = <&peri_rst 9>;
286 clock-frequency = <400000>;
289 /* chip-internal connection for HDMI */
291 compatible = "socionext,uniphier-fi2c";
292 reg = <0x58786000 0x80>;
293 #address-cells = <1>;
295 interrupts = <0 26 4>;
296 clocks = <&peri_clk 10>;
297 resets = <&peri_rst 10>;
298 clock-frequency = <400000>;
301 system_bus: system-bus@58c00000 {
302 compatible = "socionext,uniphier-system-bus";
304 reg = <0x58c00000 0x400>;
305 #address-cells = <2>;
307 pinctrl-names = "default";
308 pinctrl-0 = <&pinctrl_system_bus>;
312 compatible = "socionext,uniphier-smpctrl";
313 reg = <0x59801000 0x400>;
317 compatible = "socionext,uniphier-pro5-sdctrl",
318 "simple-mfd", "syscon";
319 reg = <0x59810000 0x400>;
322 compatible = "socionext,uniphier-pro5-sd-clock";
327 compatible = "socionext,uniphier-pro5-sd-reset";
333 compatible = "socionext,uniphier-pro5-perictrl",
334 "simple-mfd", "syscon";
335 reg = <0x59820000 0x200>;
338 compatible = "socionext,uniphier-pro5-peri-clock";
343 compatible = "socionext,uniphier-pro5-peri-reset";
349 compatible = "socionext,uniphier-pro5-soc-glue",
350 "simple-mfd", "syscon";
351 reg = <0x5f800000 0x2000>;
354 compatible = "socionext,uniphier-pro5-pinctrl";
359 compatible = "socionext,uniphier-pro5-soc-glue-debug",
361 #address-cells = <1>;
363 ranges = <0 0x5f900000 0x2000>;
366 compatible = "socionext,uniphier-efuse";
371 compatible = "socionext,uniphier-efuse";
376 compatible = "socionext,uniphier-efuse";
381 compatible = "socionext,uniphier-efuse";
386 compatible = "socionext,uniphier-efuse";
391 aidet: aidet@5fc20000 {
392 compatible = "socionext,uniphier-pro5-aidet";
393 reg = <0x5fc20000 0x200>;
394 interrupt-controller;
395 #interrupt-cells = <2>;
399 compatible = "arm,cortex-a9-global-timer";
400 reg = <0x60000200 0x20>;
401 interrupts = <1 11 0x304>;
402 clocks = <&arm_timer_clk>;
406 compatible = "arm,cortex-a9-twd-timer";
407 reg = <0x60000600 0x20>;
408 interrupts = <1 13 0x304>;
409 clocks = <&arm_timer_clk>;
412 intc: interrupt-controller@60001000 {
413 compatible = "arm,cortex-a9-gic";
414 reg = <0x60001000 0x1000>,
416 #interrupt-cells = <3>;
417 interrupt-controller;
421 compatible = "socionext,uniphier-pro5-sysctrl",
422 "simple-mfd", "syscon";
423 reg = <0x61840000 0x10000>;
426 compatible = "socionext,uniphier-pro5-clock";
431 compatible = "socionext,uniphier-pro5-reset";
436 nand: nand@68000000 {
437 compatible = "socionext,uniphier-denali-nand-v5b";
439 reg-names = "nand_data", "denali_reg";
440 reg = <0x68000000 0x20>, <0x68100000 0x1000>;
441 interrupts = <0 65 4>;
442 pinctrl-names = "default";
443 pinctrl-0 = <&pinctrl_nand2cs>;
444 clocks = <&sys_clk 2>;
445 resets = <&sys_rst 2>;
450 #include "uniphier-pinctrl.dtsi"