1 /* hw_ops.c - query/set operations on active SPU context.
3 * Copyright (C) IBM 2005
4 * Author: Mark Nutter <mnutter@us.ibm.com>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2, or (at your option)
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 #include <linux/errno.h>
22 #include <linux/sched.h>
23 #include <linux/kernel.h>
25 #include <linux/poll.h>
26 #include <linux/smp.h>
27 #include <linux/stddef.h>
28 #include <linux/unistd.h>
32 #include <asm/spu_priv1.h>
33 #include <asm/spu_csa.h>
34 #include <asm/mmu_context.h>
37 static int spu_hw_mbox_read(struct spu_context
*ctx
, u32
* data
)
39 struct spu
*spu
= ctx
->spu
;
40 struct spu_problem __iomem
*prob
= spu
->problem
;
44 spin_lock_irq(&spu
->register_lock
);
45 mbox_stat
= in_be32(&prob
->mb_stat_R
);
46 if (mbox_stat
& 0x0000ff) {
47 *data
= in_be32(&prob
->pu_mb_R
);
50 spin_unlock_irq(&spu
->register_lock
);
54 static u32
spu_hw_mbox_stat_read(struct spu_context
*ctx
)
56 return in_be32(&ctx
->spu
->problem
->mb_stat_R
);
59 static __poll_t
spu_hw_mbox_stat_poll(struct spu_context
*ctx
, __poll_t events
)
61 struct spu
*spu
= ctx
->spu
;
65 spin_lock_irq(&spu
->register_lock
);
66 stat
= in_be32(&spu
->problem
->mb_stat_R
);
68 /* if the requested event is there, return the poll
69 mask, otherwise enable the interrupt to get notified,
70 but first mark any pending interrupts as done so
71 we don't get woken up unnecessarily */
73 if (events
& (EPOLLIN
| EPOLLRDNORM
)) {
75 ret
|= EPOLLIN
| EPOLLRDNORM
;
77 spu_int_stat_clear(spu
, 2, CLASS2_MAILBOX_INTR
);
78 spu_int_mask_or(spu
, 2, CLASS2_ENABLE_MAILBOX_INTR
);
81 if (events
& (EPOLLOUT
| EPOLLWRNORM
)) {
83 ret
= EPOLLOUT
| EPOLLWRNORM
;
85 spu_int_stat_clear(spu
, 2,
86 CLASS2_MAILBOX_THRESHOLD_INTR
);
87 spu_int_mask_or(spu
, 2,
88 CLASS2_ENABLE_MAILBOX_THRESHOLD_INTR
);
91 spin_unlock_irq(&spu
->register_lock
);
95 static int spu_hw_ibox_read(struct spu_context
*ctx
, u32
* data
)
97 struct spu
*spu
= ctx
->spu
;
98 struct spu_problem __iomem
*prob
= spu
->problem
;
99 struct spu_priv2 __iomem
*priv2
= spu
->priv2
;
102 spin_lock_irq(&spu
->register_lock
);
103 if (in_be32(&prob
->mb_stat_R
) & 0xff0000) {
104 /* read the first available word */
105 *data
= in_be64(&priv2
->puint_mb_R
);
108 /* make sure we get woken up by the interrupt */
109 spu_int_mask_or(spu
, 2, CLASS2_ENABLE_MAILBOX_INTR
);
112 spin_unlock_irq(&spu
->register_lock
);
116 static int spu_hw_wbox_write(struct spu_context
*ctx
, u32 data
)
118 struct spu
*spu
= ctx
->spu
;
119 struct spu_problem __iomem
*prob
= spu
->problem
;
122 spin_lock_irq(&spu
->register_lock
);
123 if (in_be32(&prob
->mb_stat_R
) & 0x00ff00) {
124 /* we have space to write wbox_data to */
125 out_be32(&prob
->spu_mb_W
, data
);
128 /* make sure we get woken up by the interrupt when space
130 spu_int_mask_or(spu
, 2, CLASS2_ENABLE_MAILBOX_THRESHOLD_INTR
);
133 spin_unlock_irq(&spu
->register_lock
);
137 static void spu_hw_signal1_write(struct spu_context
*ctx
, u32 data
)
139 out_be32(&ctx
->spu
->problem
->signal_notify1
, data
);
142 static void spu_hw_signal2_write(struct spu_context
*ctx
, u32 data
)
144 out_be32(&ctx
->spu
->problem
->signal_notify2
, data
);
147 static void spu_hw_signal1_type_set(struct spu_context
*ctx
, u64 val
)
149 struct spu
*spu
= ctx
->spu
;
150 struct spu_priv2 __iomem
*priv2
= spu
->priv2
;
153 spin_lock_irq(&spu
->register_lock
);
154 tmp
= in_be64(&priv2
->spu_cfg_RW
);
159 out_be64(&priv2
->spu_cfg_RW
, tmp
);
160 spin_unlock_irq(&spu
->register_lock
);
163 static u64
spu_hw_signal1_type_get(struct spu_context
*ctx
)
165 return ((in_be64(&ctx
->spu
->priv2
->spu_cfg_RW
) & 1) != 0);
168 static void spu_hw_signal2_type_set(struct spu_context
*ctx
, u64 val
)
170 struct spu
*spu
= ctx
->spu
;
171 struct spu_priv2 __iomem
*priv2
= spu
->priv2
;
174 spin_lock_irq(&spu
->register_lock
);
175 tmp
= in_be64(&priv2
->spu_cfg_RW
);
180 out_be64(&priv2
->spu_cfg_RW
, tmp
);
181 spin_unlock_irq(&spu
->register_lock
);
184 static u64
spu_hw_signal2_type_get(struct spu_context
*ctx
)
186 return ((in_be64(&ctx
->spu
->priv2
->spu_cfg_RW
) & 2) != 0);
189 static u32
spu_hw_npc_read(struct spu_context
*ctx
)
191 return in_be32(&ctx
->spu
->problem
->spu_npc_RW
);
194 static void spu_hw_npc_write(struct spu_context
*ctx
, u32 val
)
196 out_be32(&ctx
->spu
->problem
->spu_npc_RW
, val
);
199 static u32
spu_hw_status_read(struct spu_context
*ctx
)
201 return in_be32(&ctx
->spu
->problem
->spu_status_R
);
204 static char *spu_hw_get_ls(struct spu_context
*ctx
)
206 return ctx
->spu
->local_store
;
209 static void spu_hw_privcntl_write(struct spu_context
*ctx
, u64 val
)
211 out_be64(&ctx
->spu
->priv2
->spu_privcntl_RW
, val
);
214 static u32
spu_hw_runcntl_read(struct spu_context
*ctx
)
216 return in_be32(&ctx
->spu
->problem
->spu_runcntl_RW
);
219 static void spu_hw_runcntl_write(struct spu_context
*ctx
, u32 val
)
221 spin_lock_irq(&ctx
->spu
->register_lock
);
222 if (val
& SPU_RUNCNTL_ISOLATE
)
223 spu_hw_privcntl_write(ctx
,
224 SPU_PRIVCNT_LOAD_REQUEST_ENABLE_MASK
);
225 out_be32(&ctx
->spu
->problem
->spu_runcntl_RW
, val
);
226 spin_unlock_irq(&ctx
->spu
->register_lock
);
229 static void spu_hw_runcntl_stop(struct spu_context
*ctx
)
231 spin_lock_irq(&ctx
->spu
->register_lock
);
232 out_be32(&ctx
->spu
->problem
->spu_runcntl_RW
, SPU_RUNCNTL_STOP
);
233 while (in_be32(&ctx
->spu
->problem
->spu_status_R
) & SPU_STATUS_RUNNING
)
235 spin_unlock_irq(&ctx
->spu
->register_lock
);
238 static void spu_hw_master_start(struct spu_context
*ctx
)
240 struct spu
*spu
= ctx
->spu
;
243 spin_lock_irq(&spu
->register_lock
);
244 sr1
= spu_mfc_sr1_get(spu
) | MFC_STATE1_MASTER_RUN_CONTROL_MASK
;
245 spu_mfc_sr1_set(spu
, sr1
);
246 spin_unlock_irq(&spu
->register_lock
);
249 static void spu_hw_master_stop(struct spu_context
*ctx
)
251 struct spu
*spu
= ctx
->spu
;
254 spin_lock_irq(&spu
->register_lock
);
255 sr1
= spu_mfc_sr1_get(spu
) & ~MFC_STATE1_MASTER_RUN_CONTROL_MASK
;
256 spu_mfc_sr1_set(spu
, sr1
);
257 spin_unlock_irq(&spu
->register_lock
);
260 static int spu_hw_set_mfc_query(struct spu_context
* ctx
, u32 mask
, u32 mode
)
262 struct spu_problem __iomem
*prob
= ctx
->spu
->problem
;
265 spin_lock_irq(&ctx
->spu
->register_lock
);
267 if (in_be32(&prob
->dma_querytype_RW
))
270 out_be32(&prob
->dma_querymask_RW
, mask
);
271 out_be32(&prob
->dma_querytype_RW
, mode
);
273 spin_unlock_irq(&ctx
->spu
->register_lock
);
277 static u32
spu_hw_read_mfc_tagstatus(struct spu_context
* ctx
)
279 return in_be32(&ctx
->spu
->problem
->dma_tagstatus_R
);
282 static u32
spu_hw_get_mfc_free_elements(struct spu_context
*ctx
)
284 return in_be32(&ctx
->spu
->problem
->dma_qstatus_R
);
287 static int spu_hw_send_mfc_command(struct spu_context
*ctx
,
288 struct mfc_dma_command
*cmd
)
291 struct spu_problem __iomem
*prob
= ctx
->spu
->problem
;
293 spin_lock_irq(&ctx
->spu
->register_lock
);
294 out_be32(&prob
->mfc_lsa_W
, cmd
->lsa
);
295 out_be64(&prob
->mfc_ea_W
, cmd
->ea
);
296 out_be32(&prob
->mfc_union_W
.by32
.mfc_size_tag32
,
297 cmd
->size
<< 16 | cmd
->tag
);
298 out_be32(&prob
->mfc_union_W
.by32
.mfc_class_cmd32
,
299 cmd
->class << 16 | cmd
->cmd
);
300 status
= in_be32(&prob
->mfc_union_W
.by32
.mfc_class_cmd32
);
301 spin_unlock_irq(&ctx
->spu
->register_lock
);
303 switch (status
& 0xffff) {
313 static void spu_hw_restart_dma(struct spu_context
*ctx
)
315 struct spu_priv2 __iomem
*priv2
= ctx
->spu
->priv2
;
317 if (!test_bit(SPU_CONTEXT_SWITCH_PENDING
, &ctx
->spu
->flags
))
318 out_be64(&priv2
->mfc_control_RW
, MFC_CNTL_RESTART_DMA_COMMAND
);
321 struct spu_context_ops spu_hw_ops
= {
322 .mbox_read
= spu_hw_mbox_read
,
323 .mbox_stat_read
= spu_hw_mbox_stat_read
,
324 .mbox_stat_poll
= spu_hw_mbox_stat_poll
,
325 .ibox_read
= spu_hw_ibox_read
,
326 .wbox_write
= spu_hw_wbox_write
,
327 .signal1_write
= spu_hw_signal1_write
,
328 .signal2_write
= spu_hw_signal2_write
,
329 .signal1_type_set
= spu_hw_signal1_type_set
,
330 .signal1_type_get
= spu_hw_signal1_type_get
,
331 .signal2_type_set
= spu_hw_signal2_type_set
,
332 .signal2_type_get
= spu_hw_signal2_type_get
,
333 .npc_read
= spu_hw_npc_read
,
334 .npc_write
= spu_hw_npc_write
,
335 .status_read
= spu_hw_status_read
,
336 .get_ls
= spu_hw_get_ls
,
337 .privcntl_write
= spu_hw_privcntl_write
,
338 .runcntl_read
= spu_hw_runcntl_read
,
339 .runcntl_write
= spu_hw_runcntl_write
,
340 .runcntl_stop
= spu_hw_runcntl_stop
,
341 .master_start
= spu_hw_master_start
,
342 .master_stop
= spu_hw_master_stop
,
343 .set_mfc_query
= spu_hw_set_mfc_query
,
344 .read_mfc_tagstatus
= spu_hw_read_mfc_tagstatus
,
345 .get_mfc_free_elements
= spu_hw_get_mfc_free_elements
,
346 .send_mfc_command
= spu_hw_send_mfc_command
,
347 .restart_dma
= spu_hw_restart_dma
,