2 * Local APIC related interfaces to support IOAPIC, MSI, etc.
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
6 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Enable support of hierarchical irqdomains
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
13 #include <linux/interrupt.h>
14 #include <linux/seq_file.h>
15 #include <linux/init.h>
16 #include <linux/compiler.h>
17 #include <linux/slab.h>
18 #include <asm/irqdomain.h>
19 #include <asm/hw_irq.h>
21 #include <asm/i8259.h>
23 #include <asm/irq_remapping.h>
25 #include <asm/trace/irq_vectors.h>
27 struct apic_chip_data
{
28 struct irq_cfg hw_irq_cfg
;
30 unsigned int prev_vector
;
32 unsigned int prev_cpu
;
34 struct hlist_node clist
;
35 unsigned int move_in_progress
: 1,
41 struct irq_domain
*x86_vector_domain
;
42 EXPORT_SYMBOL_GPL(x86_vector_domain
);
43 static DEFINE_RAW_SPINLOCK(vector_lock
);
44 static cpumask_var_t vector_searchmask
;
45 static struct irq_chip lapic_controller
;
46 static struct irq_matrix
*vector_matrix
;
48 static DEFINE_PER_CPU(struct hlist_head
, cleanup_list
);
51 void lock_vector_lock(void)
53 /* Used to the online set of cpus does not change
54 * during assign_irq_vector.
56 raw_spin_lock(&vector_lock
);
59 void unlock_vector_lock(void)
61 raw_spin_unlock(&vector_lock
);
64 void init_irq_alloc_info(struct irq_alloc_info
*info
,
65 const struct cpumask
*mask
)
67 memset(info
, 0, sizeof(*info
));
71 void copy_irq_alloc_info(struct irq_alloc_info
*dst
, struct irq_alloc_info
*src
)
76 memset(dst
, 0, sizeof(*dst
));
79 static struct apic_chip_data
*apic_chip_data(struct irq_data
*irqd
)
84 while (irqd
->parent_data
)
85 irqd
= irqd
->parent_data
;
87 return irqd
->chip_data
;
90 struct irq_cfg
*irqd_cfg(struct irq_data
*irqd
)
92 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
94 return apicd
? &apicd
->hw_irq_cfg
: NULL
;
96 EXPORT_SYMBOL_GPL(irqd_cfg
);
98 struct irq_cfg
*irq_cfg(unsigned int irq
)
100 return irqd_cfg(irq_get_irq_data(irq
));
103 static struct apic_chip_data
*alloc_apic_chip_data(int node
)
105 struct apic_chip_data
*apicd
;
107 apicd
= kzalloc_node(sizeof(*apicd
), GFP_KERNEL
, node
);
109 INIT_HLIST_NODE(&apicd
->clist
);
113 static void free_apic_chip_data(struct apic_chip_data
*apicd
)
118 static void apic_update_irq_cfg(struct irq_data
*irqd
, unsigned int vector
,
121 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
123 lockdep_assert_held(&vector_lock
);
125 apicd
->hw_irq_cfg
.vector
= vector
;
126 apicd
->hw_irq_cfg
.dest_apicid
= apic
->calc_dest_apicid(cpu
);
127 irq_data_update_effective_affinity(irqd
, cpumask_of(cpu
));
128 trace_vector_config(irqd
->irq
, vector
, cpu
,
129 apicd
->hw_irq_cfg
.dest_apicid
);
132 static void apic_update_vector(struct irq_data
*irqd
, unsigned int newvec
,
135 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
136 struct irq_desc
*desc
= irq_data_to_desc(irqd
);
138 lockdep_assert_held(&vector_lock
);
140 trace_vector_update(irqd
->irq
, newvec
, newcpu
, apicd
->vector
,
143 /* Setup the vector move, if required */
144 if (apicd
->vector
&& cpu_online(apicd
->cpu
)) {
145 apicd
->move_in_progress
= true;
146 apicd
->prev_vector
= apicd
->vector
;
147 apicd
->prev_cpu
= apicd
->cpu
;
149 apicd
->prev_vector
= 0;
152 apicd
->vector
= newvec
;
154 BUG_ON(!IS_ERR_OR_NULL(per_cpu(vector_irq
, newcpu
)[newvec
]));
155 per_cpu(vector_irq
, newcpu
)[newvec
] = desc
;
158 static void vector_assign_managed_shutdown(struct irq_data
*irqd
)
160 unsigned int cpu
= cpumask_first(cpu_online_mask
);
162 apic_update_irq_cfg(irqd
, MANAGED_IRQ_SHUTDOWN_VECTOR
, cpu
);
165 static int reserve_managed_vector(struct irq_data
*irqd
)
167 const struct cpumask
*affmsk
= irq_data_get_affinity_mask(irqd
);
168 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
172 raw_spin_lock_irqsave(&vector_lock
, flags
);
173 apicd
->is_managed
= true;
174 ret
= irq_matrix_reserve_managed(vector_matrix
, affmsk
);
175 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
176 trace_vector_reserve_managed(irqd
->irq
, ret
);
180 static void reserve_irq_vector_locked(struct irq_data
*irqd
)
182 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
184 irq_matrix_reserve(vector_matrix
);
185 apicd
->can_reserve
= true;
186 apicd
->has_reserved
= true;
187 irqd_set_can_reserve(irqd
);
188 trace_vector_reserve(irqd
->irq
, 0);
189 vector_assign_managed_shutdown(irqd
);
192 static int reserve_irq_vector(struct irq_data
*irqd
)
196 raw_spin_lock_irqsave(&vector_lock
, flags
);
197 reserve_irq_vector_locked(irqd
);
198 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
202 static int allocate_vector(struct irq_data
*irqd
, const struct cpumask
*dest
)
204 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
205 bool resvd
= apicd
->has_reserved
;
206 unsigned int cpu
= apicd
->cpu
;
207 int vector
= apicd
->vector
;
209 lockdep_assert_held(&vector_lock
);
212 * If the current target CPU is online and in the new requested
213 * affinity mask, there is no point in moving the interrupt from
214 * one CPU to another.
216 if (vector
&& cpu_online(cpu
) && cpumask_test_cpu(cpu
, dest
))
219 vector
= irq_matrix_alloc(vector_matrix
, dest
, resvd
, &cpu
);
221 apic_update_vector(irqd
, vector
, cpu
);
222 trace_vector_alloc(irqd
->irq
, vector
, resvd
, vector
);
226 static int assign_vector_locked(struct irq_data
*irqd
,
227 const struct cpumask
*dest
)
229 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
230 int vector
= allocate_vector(irqd
, dest
);
235 apic_update_irq_cfg(irqd
, apicd
->vector
, apicd
->cpu
);
239 static int assign_irq_vector(struct irq_data
*irqd
, const struct cpumask
*dest
)
244 raw_spin_lock_irqsave(&vector_lock
, flags
);
245 cpumask_and(vector_searchmask
, dest
, cpu_online_mask
);
246 ret
= assign_vector_locked(irqd
, vector_searchmask
);
247 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
251 static int assign_irq_vector_any_locked(struct irq_data
*irqd
)
253 /* Get the affinity mask - either irq_default_affinity or (user) set */
254 const struct cpumask
*affmsk
= irq_data_get_affinity_mask(irqd
);
255 int node
= irq_data_get_node(irqd
);
257 if (node
== NUMA_NO_NODE
)
259 /* Try the intersection of @affmsk and node mask */
260 cpumask_and(vector_searchmask
, cpumask_of_node(node
), affmsk
);
261 if (!assign_vector_locked(irqd
, vector_searchmask
))
263 /* Try the node mask */
264 if (!assign_vector_locked(irqd
, cpumask_of_node(node
)))
267 /* Try the full affinity mask */
268 cpumask_and(vector_searchmask
, affmsk
, cpu_online_mask
);
269 if (!assign_vector_locked(irqd
, vector_searchmask
))
271 /* Try the full online mask */
272 return assign_vector_locked(irqd
, cpu_online_mask
);
276 assign_irq_vector_policy(struct irq_data
*irqd
, struct irq_alloc_info
*info
)
278 if (irqd_affinity_is_managed(irqd
))
279 return reserve_managed_vector(irqd
);
281 return assign_irq_vector(irqd
, info
->mask
);
283 * Make only a global reservation with no guarantee. A real vector
284 * is associated at activation time.
286 return reserve_irq_vector(irqd
);
290 assign_managed_vector(struct irq_data
*irqd
, const struct cpumask
*dest
)
292 const struct cpumask
*affmsk
= irq_data_get_affinity_mask(irqd
);
293 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
296 cpumask_and(vector_searchmask
, vector_searchmask
, affmsk
);
297 cpu
= cpumask_first(vector_searchmask
);
298 if (cpu
>= nr_cpu_ids
)
300 /* set_affinity might call here for nothing */
301 if (apicd
->vector
&& cpumask_test_cpu(apicd
->cpu
, vector_searchmask
))
303 vector
= irq_matrix_alloc_managed(vector_matrix
, cpu
);
304 trace_vector_alloc_managed(irqd
->irq
, vector
, vector
);
307 apic_update_vector(irqd
, vector
, cpu
);
308 apic_update_irq_cfg(irqd
, vector
, cpu
);
312 static void clear_irq_vector(struct irq_data
*irqd
)
314 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
315 bool managed
= irqd_affinity_is_managed(irqd
);
316 unsigned int vector
= apicd
->vector
;
318 lockdep_assert_held(&vector_lock
);
323 trace_vector_clear(irqd
->irq
, vector
, apicd
->cpu
, apicd
->prev_vector
,
326 per_cpu(vector_irq
, apicd
->cpu
)[vector
] = VECTOR_UNUSED
;
327 irq_matrix_free(vector_matrix
, apicd
->cpu
, vector
, managed
);
330 /* Clean up move in progress */
331 vector
= apicd
->prev_vector
;
335 per_cpu(vector_irq
, apicd
->prev_cpu
)[vector
] = VECTOR_UNUSED
;
336 irq_matrix_free(vector_matrix
, apicd
->prev_cpu
, vector
, managed
);
337 apicd
->prev_vector
= 0;
338 apicd
->move_in_progress
= 0;
339 hlist_del_init(&apicd
->clist
);
342 static void x86_vector_deactivate(struct irq_domain
*dom
, struct irq_data
*irqd
)
344 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
347 trace_vector_deactivate(irqd
->irq
, apicd
->is_managed
,
348 apicd
->can_reserve
, false);
350 /* Regular fixed assigned interrupt */
351 if (!apicd
->is_managed
&& !apicd
->can_reserve
)
353 /* If the interrupt has a global reservation, nothing to do */
354 if (apicd
->has_reserved
)
357 raw_spin_lock_irqsave(&vector_lock
, flags
);
358 clear_irq_vector(irqd
);
359 if (apicd
->can_reserve
)
360 reserve_irq_vector_locked(irqd
);
362 vector_assign_managed_shutdown(irqd
);
363 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
366 static int activate_reserved(struct irq_data
*irqd
)
368 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
371 ret
= assign_irq_vector_any_locked(irqd
);
373 apicd
->has_reserved
= false;
375 * Core might have disabled reservation mode after
376 * allocating the irq descriptor. Ideally this should
377 * happen before allocation time, but that would require
378 * completely convoluted ways of transporting that
381 if (!irqd_can_reserve(irqd
))
382 apicd
->can_reserve
= false;
387 static int activate_managed(struct irq_data
*irqd
)
389 const struct cpumask
*dest
= irq_data_get_affinity_mask(irqd
);
392 cpumask_and(vector_searchmask
, dest
, cpu_online_mask
);
393 if (WARN_ON_ONCE(cpumask_empty(vector_searchmask
))) {
394 /* Something in the core code broke! Survive gracefully */
395 pr_err("Managed startup for irq %u, but no CPU\n", irqd
->irq
);
399 ret
= assign_managed_vector(irqd
, vector_searchmask
);
401 * This should not happen. The vector reservation got buggered. Handle
404 if (WARN_ON_ONCE(ret
< 0)) {
405 pr_err("Managed startup irq %u, no vector available\n",
411 static int x86_vector_activate(struct irq_domain
*dom
, struct irq_data
*irqd
,
414 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
418 trace_vector_activate(irqd
->irq
, apicd
->is_managed
,
419 apicd
->can_reserve
, reserve
);
421 /* Nothing to do for fixed assigned vectors */
422 if (!apicd
->can_reserve
&& !apicd
->is_managed
)
425 raw_spin_lock_irqsave(&vector_lock
, flags
);
426 if (reserve
|| irqd_is_managed_and_shutdown(irqd
))
427 vector_assign_managed_shutdown(irqd
);
428 else if (apicd
->is_managed
)
429 ret
= activate_managed(irqd
);
430 else if (apicd
->has_reserved
)
431 ret
= activate_reserved(irqd
);
432 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
436 static void vector_free_reserved_and_managed(struct irq_data
*irqd
)
438 const struct cpumask
*dest
= irq_data_get_affinity_mask(irqd
);
439 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
441 trace_vector_teardown(irqd
->irq
, apicd
->is_managed
,
442 apicd
->has_reserved
);
444 if (apicd
->has_reserved
)
445 irq_matrix_remove_reserved(vector_matrix
);
446 if (apicd
->is_managed
)
447 irq_matrix_remove_managed(vector_matrix
, dest
);
450 static void x86_vector_free_irqs(struct irq_domain
*domain
,
451 unsigned int virq
, unsigned int nr_irqs
)
453 struct apic_chip_data
*apicd
;
454 struct irq_data
*irqd
;
458 for (i
= 0; i
< nr_irqs
; i
++) {
459 irqd
= irq_domain_get_irq_data(x86_vector_domain
, virq
+ i
);
460 if (irqd
&& irqd
->chip_data
) {
461 raw_spin_lock_irqsave(&vector_lock
, flags
);
462 clear_irq_vector(irqd
);
463 vector_free_reserved_and_managed(irqd
);
464 apicd
= irqd
->chip_data
;
465 irq_domain_reset_irq_data(irqd
);
466 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
467 free_apic_chip_data(apicd
);
472 static bool vector_configure_legacy(unsigned int virq
, struct irq_data
*irqd
,
473 struct apic_chip_data
*apicd
)
476 bool realloc
= false;
478 apicd
->vector
= ISA_IRQ_VECTOR(virq
);
481 raw_spin_lock_irqsave(&vector_lock
, flags
);
483 * If the interrupt is activated, then it must stay at this vector
484 * position. That's usually the timer interrupt (0).
486 if (irqd_is_activated(irqd
)) {
487 trace_vector_setup(virq
, true, 0);
488 apic_update_irq_cfg(irqd
, apicd
->vector
, apicd
->cpu
);
490 /* Release the vector */
491 apicd
->can_reserve
= true;
492 irqd_set_can_reserve(irqd
);
493 clear_irq_vector(irqd
);
496 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
500 static int x86_vector_alloc_irqs(struct irq_domain
*domain
, unsigned int virq
,
501 unsigned int nr_irqs
, void *arg
)
503 struct irq_alloc_info
*info
= arg
;
504 struct apic_chip_data
*apicd
;
505 struct irq_data
*irqd
;
511 /* Currently vector allocator can't guarantee contiguous allocations */
512 if ((info
->flags
& X86_IRQ_ALLOC_CONTIGUOUS_VECTORS
) && nr_irqs
> 1)
515 for (i
= 0; i
< nr_irqs
; i
++) {
516 irqd
= irq_domain_get_irq_data(domain
, virq
+ i
);
518 node
= irq_data_get_node(irqd
);
519 WARN_ON_ONCE(irqd
->chip_data
);
520 apicd
= alloc_apic_chip_data(node
);
526 apicd
->irq
= virq
+ i
;
527 irqd
->chip
= &lapic_controller
;
528 irqd
->chip_data
= apicd
;
529 irqd
->hwirq
= virq
+ i
;
530 irqd_set_single_target(irqd
);
532 * Legacy vectors are already assigned when the IOAPIC
533 * takes them over. They stay on the same vector. This is
534 * required for check_timer() to work correctly as it might
535 * switch back to legacy mode. Only update the hardware
538 if (info
->flags
& X86_IRQ_ALLOC_LEGACY
) {
539 if (!vector_configure_legacy(virq
+ i
, irqd
, apicd
))
543 err
= assign_irq_vector_policy(irqd
, info
);
544 trace_vector_setup(virq
+ i
, false, err
);
546 irqd
->chip_data
= NULL
;
547 free_apic_chip_data(apicd
);
555 x86_vector_free_irqs(domain
, virq
, i
);
559 #ifdef CONFIG_GENERIC_IRQ_DEBUGFS
560 static void x86_vector_debug_show(struct seq_file
*m
, struct irq_domain
*d
,
561 struct irq_data
*irqd
, int ind
)
563 unsigned int cpu
, vector
, prev_cpu
, prev_vector
;
564 struct apic_chip_data
*apicd
;
569 irq_matrix_debug_show(m
, vector_matrix
, ind
);
574 if (irq
< nr_legacy_irqs() && !test_bit(irq
, &io_apic_irqs
)) {
575 seq_printf(m
, "%*sVector: %5d\n", ind
, "", ISA_IRQ_VECTOR(irq
));
576 seq_printf(m
, "%*sTarget: Legacy PIC all CPUs\n", ind
, "");
580 apicd
= irqd
->chip_data
;
582 seq_printf(m
, "%*sVector: Not assigned\n", ind
, "");
586 raw_spin_lock_irqsave(&vector_lock
, flags
);
588 vector
= apicd
->vector
;
589 prev_cpu
= apicd
->prev_cpu
;
590 prev_vector
= apicd
->prev_vector
;
591 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
592 seq_printf(m
, "%*sVector: %5u\n", ind
, "", vector
);
593 seq_printf(m
, "%*sTarget: %5u\n", ind
, "", cpu
);
595 seq_printf(m
, "%*sPrevious vector: %5u\n", ind
, "", prev_vector
);
596 seq_printf(m
, "%*sPrevious target: %5u\n", ind
, "", prev_cpu
);
601 static const struct irq_domain_ops x86_vector_domain_ops
= {
602 .alloc
= x86_vector_alloc_irqs
,
603 .free
= x86_vector_free_irqs
,
604 .activate
= x86_vector_activate
,
605 .deactivate
= x86_vector_deactivate
,
606 #ifdef CONFIG_GENERIC_IRQ_DEBUGFS
607 .debug_show
= x86_vector_debug_show
,
611 int __init
arch_probe_nr_irqs(void)
615 if (nr_irqs
> (NR_VECTORS
* nr_cpu_ids
))
616 nr_irqs
= NR_VECTORS
* nr_cpu_ids
;
618 nr
= (gsi_top
+ nr_legacy_irqs()) + 8 * nr_cpu_ids
;
619 #if defined(CONFIG_PCI_MSI)
621 * for MSI and HT dyn irq
623 if (gsi_top
<= NR_IRQS_LEGACY
)
624 nr
+= 8 * nr_cpu_ids
;
632 * We don't know if PIC is present at this point so we need to do
633 * probe() to get the right number of legacy IRQs.
635 return legacy_pic
->probe();
638 void lapic_assign_legacy_vector(unsigned int irq
, bool replace
)
641 * Use assign system here so it wont get accounted as allocated
642 * and moveable in the cpu hotplug check and it prevents managed
643 * irq reservation from touching it.
645 irq_matrix_assign_system(vector_matrix
, ISA_IRQ_VECTOR(irq
), replace
);
648 void __init
lapic_assign_system_vectors(void)
650 unsigned int i
, vector
= 0;
652 for_each_set_bit_from(vector
, system_vectors
, NR_VECTORS
)
653 irq_matrix_assign_system(vector_matrix
, vector
, false);
655 if (nr_legacy_irqs() > 1)
656 lapic_assign_legacy_vector(PIC_CASCADE_IR
, false);
658 /* System vectors are reserved, online it */
659 irq_matrix_online(vector_matrix
);
661 /* Mark the preallocated legacy interrupts */
662 for (i
= 0; i
< nr_legacy_irqs(); i
++) {
663 if (i
!= PIC_CASCADE_IR
)
664 irq_matrix_assign(vector_matrix
, ISA_IRQ_VECTOR(i
));
668 int __init
arch_early_irq_init(void)
670 struct fwnode_handle
*fn
;
672 fn
= irq_domain_alloc_named_fwnode("VECTOR");
674 x86_vector_domain
= irq_domain_create_tree(fn
, &x86_vector_domain_ops
,
676 BUG_ON(x86_vector_domain
== NULL
);
677 irq_domain_free_fwnode(fn
);
678 irq_set_default_host(x86_vector_domain
);
680 arch_init_msi_domain(x86_vector_domain
);
682 BUG_ON(!alloc_cpumask_var(&vector_searchmask
, GFP_KERNEL
));
685 * Allocate the vector matrix allocator data structure and limit the
688 vector_matrix
= irq_alloc_matrix(NR_VECTORS
, FIRST_EXTERNAL_VECTOR
,
689 FIRST_SYSTEM_VECTOR
);
690 BUG_ON(!vector_matrix
);
692 return arch_early_ioapic_init();
697 static struct irq_desc
*__setup_vector_irq(int vector
)
699 int isairq
= vector
- ISA_IRQ_VECTOR(0);
701 /* Check whether the irq is in the legacy space */
702 if (isairq
< 0 || isairq
>= nr_legacy_irqs())
703 return VECTOR_UNUSED
;
704 /* Check whether the irq is handled by the IOAPIC */
705 if (test_bit(isairq
, &io_apic_irqs
))
706 return VECTOR_UNUSED
;
707 return irq_to_desc(isairq
);
710 /* Online the local APIC infrastructure and initialize the vectors */
711 void lapic_online(void)
715 lockdep_assert_held(&vector_lock
);
717 /* Online the vector matrix array for this CPU */
718 irq_matrix_online(vector_matrix
);
721 * The interrupt affinity logic never targets interrupts to offline
722 * CPUs. The exception are the legacy PIC interrupts. In general
723 * they are only targeted to CPU0, but depending on the platform
724 * they can be distributed to any online CPU in hardware. The
725 * kernel has no influence on that. So all active legacy vectors
726 * must be installed on all CPUs. All non legacy interrupts can be
729 for (vector
= 0; vector
< NR_VECTORS
; vector
++)
730 this_cpu_write(vector_irq
[vector
], __setup_vector_irq(vector
));
733 void lapic_offline(void)
736 irq_matrix_offline(vector_matrix
);
737 unlock_vector_lock();
740 static int apic_set_affinity(struct irq_data
*irqd
,
741 const struct cpumask
*dest
, bool force
)
743 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
747 * Core code can call here for inactive interrupts. For inactive
748 * interrupts which use managed or reservation mode there is no
749 * point in going through the vector assignment right now as the
750 * activation will assign a vector which fits the destination
751 * cpumask. Let the core code store the destination mask and be
754 if (!irqd_is_activated(irqd
) &&
755 (apicd
->is_managed
|| apicd
->can_reserve
))
756 return IRQ_SET_MASK_OK
;
758 raw_spin_lock(&vector_lock
);
759 cpumask_and(vector_searchmask
, dest
, cpu_online_mask
);
760 if (irqd_affinity_is_managed(irqd
))
761 err
= assign_managed_vector(irqd
, vector_searchmask
);
763 err
= assign_vector_locked(irqd
, vector_searchmask
);
764 raw_spin_unlock(&vector_lock
);
765 return err
? err
: IRQ_SET_MASK_OK
;
769 # define apic_set_affinity NULL
772 static int apic_retrigger_irq(struct irq_data
*irqd
)
774 struct apic_chip_data
*apicd
= apic_chip_data(irqd
);
777 raw_spin_lock_irqsave(&vector_lock
, flags
);
778 apic
->send_IPI(apicd
->cpu
, apicd
->vector
);
779 raw_spin_unlock_irqrestore(&vector_lock
, flags
);
784 void apic_ack_edge(struct irq_data
*irqd
)
786 irq_complete_move(irqd_cfg(irqd
));
791 static struct irq_chip lapic_controller
= {
793 .irq_ack
= apic_ack_edge
,
794 .irq_set_affinity
= apic_set_affinity
,
795 .irq_retrigger
= apic_retrigger_irq
,
800 static void free_moved_vector(struct apic_chip_data
*apicd
)
802 unsigned int vector
= apicd
->prev_vector
;
803 unsigned int cpu
= apicd
->prev_cpu
;
804 bool managed
= apicd
->is_managed
;
807 * This should never happen. Managed interrupts are not
808 * migrated except on CPU down, which does not involve the
809 * cleanup vector. But try to keep the accounting correct
812 WARN_ON_ONCE(managed
);
814 trace_vector_free_moved(apicd
->irq
, cpu
, vector
, managed
);
815 irq_matrix_free(vector_matrix
, cpu
, vector
, managed
);
816 per_cpu(vector_irq
, cpu
)[vector
] = VECTOR_UNUSED
;
817 hlist_del_init(&apicd
->clist
);
818 apicd
->prev_vector
= 0;
819 apicd
->move_in_progress
= 0;
822 asmlinkage __visible
void __irq_entry
smp_irq_move_cleanup_interrupt(void)
824 struct hlist_head
*clhead
= this_cpu_ptr(&cleanup_list
);
825 struct apic_chip_data
*apicd
;
826 struct hlist_node
*tmp
;
829 /* Prevent vectors vanishing under us */
830 raw_spin_lock(&vector_lock
);
832 hlist_for_each_entry_safe(apicd
, tmp
, clhead
, clist
) {
833 unsigned int irr
, vector
= apicd
->prev_vector
;
836 * Paranoia: Check if the vector that needs to be cleaned
837 * up is registered at the APICs IRR. If so, then this is
838 * not the best time to clean it up. Clean it up in the
839 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
840 * to this CPU. IRQ_MOVE_CLEANUP_VECTOR is the lowest
841 * priority external vector, so on return from this
842 * interrupt the device interrupt will happen first.
844 irr
= apic_read(APIC_IRR
+ (vector
/ 32 * 0x10));
845 if (irr
& (1U << (vector
% 32))) {
846 apic
->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR
);
849 free_moved_vector(apicd
);
852 raw_spin_unlock(&vector_lock
);
856 static void __send_cleanup_vector(struct apic_chip_data
*apicd
)
860 raw_spin_lock(&vector_lock
);
861 apicd
->move_in_progress
= 0;
862 cpu
= apicd
->prev_cpu
;
863 if (cpu_online(cpu
)) {
864 hlist_add_head(&apicd
->clist
, per_cpu_ptr(&cleanup_list
, cpu
));
865 apic
->send_IPI(cpu
, IRQ_MOVE_CLEANUP_VECTOR
);
867 apicd
->prev_vector
= 0;
869 raw_spin_unlock(&vector_lock
);
872 void send_cleanup_vector(struct irq_cfg
*cfg
)
874 struct apic_chip_data
*apicd
;
876 apicd
= container_of(cfg
, struct apic_chip_data
, hw_irq_cfg
);
877 if (apicd
->move_in_progress
)
878 __send_cleanup_vector(apicd
);
881 static void __irq_complete_move(struct irq_cfg
*cfg
, unsigned vector
)
883 struct apic_chip_data
*apicd
;
885 apicd
= container_of(cfg
, struct apic_chip_data
, hw_irq_cfg
);
886 if (likely(!apicd
->move_in_progress
))
889 if (vector
== apicd
->vector
&& apicd
->cpu
== smp_processor_id())
890 __send_cleanup_vector(apicd
);
893 void irq_complete_move(struct irq_cfg
*cfg
)
895 __irq_complete_move(cfg
, ~get_irq_regs()->orig_ax
);
899 * Called from fixup_irqs() with @desc->lock held and interrupts disabled.
901 void irq_force_complete_move(struct irq_desc
*desc
)
903 struct apic_chip_data
*apicd
;
904 struct irq_data
*irqd
;
908 * The function is called for all descriptors regardless of which
909 * irqdomain they belong to. For example if an IRQ is provided by
910 * an irq_chip as part of a GPIO driver, the chip data for that
911 * descriptor is specific to the irq_chip in question.
913 * Check first that the chip_data is what we expect
914 * (apic_chip_data) before touching it any further.
916 irqd
= irq_domain_get_irq_data(x86_vector_domain
,
917 irq_desc_get_irq(desc
));
921 raw_spin_lock(&vector_lock
);
922 apicd
= apic_chip_data(irqd
);
927 * If prev_vector is empty, no action required.
929 vector
= apicd
->prev_vector
;
934 * This is tricky. If the cleanup of the old vector has not been
935 * done yet, then the following setaffinity call will fail with
936 * -EBUSY. This can leave the interrupt in a stale state.
938 * All CPUs are stuck in stop machine with interrupts disabled so
939 * calling __irq_complete_move() would be completely pointless.
941 * 1) The interrupt is in move_in_progress state. That means that we
942 * have not seen an interrupt since the io_apic was reprogrammed to
945 * 2) The interrupt has fired on the new vector, but the cleanup IPIs
946 * have not been processed yet.
948 if (apicd
->move_in_progress
) {
950 * In theory there is a race:
952 * set_ioapic(new_vector) <-- Interrupt is raised before update
953 * is effective, i.e. it's raised on
956 * So if the target cpu cannot handle that interrupt before
957 * the old vector is cleaned up, we get a spurious interrupt
958 * and in the worst case the ioapic irq line becomes stale.
960 * But in case of cpu hotplug this should be a non issue
961 * because if the affinity update happens right before all
962 * cpus rendevouz in stop machine, there is no way that the
963 * interrupt can be blocked on the target cpu because all cpus
964 * loops first with interrupts enabled in stop machine, so the
965 * old vector is not yet cleaned up when the interrupt fires.
967 * So the only way to run into this issue is if the delivery
968 * of the interrupt on the apic/system bus would be delayed
969 * beyond the point where the target cpu disables interrupts
970 * in stop machine. I doubt that it can happen, but at least
971 * there is a theroretical chance. Virtualization might be
972 * able to expose this, but AFAICT the IOAPIC emulation is not
973 * as stupid as the real hardware.
975 * Anyway, there is nothing we can do about that at this point
976 * w/o refactoring the whole fixup_irq() business completely.
977 * We print at least the irq number and the old vector number,
978 * so we have the necessary information when a problem in that
981 pr_warn("IRQ fixup: irq %d move in progress, old vector %d\n",
984 free_moved_vector(apicd
);
986 raw_spin_unlock(&vector_lock
);
989 #ifdef CONFIG_HOTPLUG_CPU
991 * Note, this is not accurate accounting, but at least good enough to
992 * prevent that the actual interrupt move will run out of vectors.
994 int lapic_can_unplug_cpu(void)
996 unsigned int rsvd
, avl
, tomove
, cpu
= smp_processor_id();
999 raw_spin_lock(&vector_lock
);
1000 tomove
= irq_matrix_allocated(vector_matrix
);
1001 avl
= irq_matrix_available(vector_matrix
, true);
1003 pr_warn("CPU %u has %u vectors, %u available. Cannot disable CPU\n",
1008 rsvd
= irq_matrix_reserved(vector_matrix
);
1010 pr_warn("Reserved vectors %u > available %u. IRQ request may fail\n",
1014 raw_spin_unlock(&vector_lock
);
1017 #endif /* HOTPLUG_CPU */
1020 static void __init
print_APIC_field(int base
)
1026 for (i
= 0; i
< 8; i
++)
1027 pr_cont("%08x", apic_read(base
+ i
*0x10));
1032 static void __init
print_local_APIC(void *dummy
)
1034 unsigned int i
, v
, ver
, maxlvt
;
1037 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
1038 smp_processor_id(), hard_smp_processor_id());
1039 v
= apic_read(APIC_ID
);
1040 pr_info("... APIC ID: %08x (%01x)\n", v
, read_apic_id());
1041 v
= apic_read(APIC_LVR
);
1042 pr_info("... APIC VERSION: %08x\n", v
);
1043 ver
= GET_APIC_VERSION(v
);
1044 maxlvt
= lapic_get_maxlvt();
1046 v
= apic_read(APIC_TASKPRI
);
1047 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v
, v
& APIC_TPRI_MASK
);
1050 if (APIC_INTEGRATED(ver
)) {
1051 if (!APIC_XAPIC(ver
)) {
1052 v
= apic_read(APIC_ARBPRI
);
1053 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
1054 v
, v
& APIC_ARBPRI_MASK
);
1056 v
= apic_read(APIC_PROCPRI
);
1057 pr_debug("... APIC PROCPRI: %08x\n", v
);
1061 * Remote read supported only in the 82489DX and local APIC for
1062 * Pentium processors.
1064 if (!APIC_INTEGRATED(ver
) || maxlvt
== 3) {
1065 v
= apic_read(APIC_RRR
);
1066 pr_debug("... APIC RRR: %08x\n", v
);
1069 v
= apic_read(APIC_LDR
);
1070 pr_debug("... APIC LDR: %08x\n", v
);
1071 if (!x2apic_enabled()) {
1072 v
= apic_read(APIC_DFR
);
1073 pr_debug("... APIC DFR: %08x\n", v
);
1075 v
= apic_read(APIC_SPIV
);
1076 pr_debug("... APIC SPIV: %08x\n", v
);
1078 pr_debug("... APIC ISR field:\n");
1079 print_APIC_field(APIC_ISR
);
1080 pr_debug("... APIC TMR field:\n");
1081 print_APIC_field(APIC_TMR
);
1082 pr_debug("... APIC IRR field:\n");
1083 print_APIC_field(APIC_IRR
);
1086 if (APIC_INTEGRATED(ver
)) {
1087 /* Due to the Pentium erratum 3AP. */
1089 apic_write(APIC_ESR
, 0);
1091 v
= apic_read(APIC_ESR
);
1092 pr_debug("... APIC ESR: %08x\n", v
);
1095 icr
= apic_icr_read();
1096 pr_debug("... APIC ICR: %08x\n", (u32
)icr
);
1097 pr_debug("... APIC ICR2: %08x\n", (u32
)(icr
>> 32));
1099 v
= apic_read(APIC_LVTT
);
1100 pr_debug("... APIC LVTT: %08x\n", v
);
1104 v
= apic_read(APIC_LVTPC
);
1105 pr_debug("... APIC LVTPC: %08x\n", v
);
1107 v
= apic_read(APIC_LVT0
);
1108 pr_debug("... APIC LVT0: %08x\n", v
);
1109 v
= apic_read(APIC_LVT1
);
1110 pr_debug("... APIC LVT1: %08x\n", v
);
1114 v
= apic_read(APIC_LVTERR
);
1115 pr_debug("... APIC LVTERR: %08x\n", v
);
1118 v
= apic_read(APIC_TMICT
);
1119 pr_debug("... APIC TMICT: %08x\n", v
);
1120 v
= apic_read(APIC_TMCCT
);
1121 pr_debug("... APIC TMCCT: %08x\n", v
);
1122 v
= apic_read(APIC_TDCR
);
1123 pr_debug("... APIC TDCR: %08x\n", v
);
1125 if (boot_cpu_has(X86_FEATURE_EXTAPIC
)) {
1126 v
= apic_read(APIC_EFEAT
);
1127 maxlvt
= (v
>> 16) & 0xff;
1128 pr_debug("... APIC EFEAT: %08x\n", v
);
1129 v
= apic_read(APIC_ECTRL
);
1130 pr_debug("... APIC ECTRL: %08x\n", v
);
1131 for (i
= 0; i
< maxlvt
; i
++) {
1132 v
= apic_read(APIC_EILVTn(i
));
1133 pr_debug("... APIC EILVT%d: %08x\n", i
, v
);
1139 static void __init
print_local_APICs(int maxcpu
)
1147 for_each_online_cpu(cpu
) {
1150 smp_call_function_single(cpu
, print_local_APIC
, NULL
, 1);
1155 static void __init
print_PIC(void)
1158 unsigned long flags
;
1160 if (!nr_legacy_irqs())
1163 pr_debug("\nprinting PIC contents\n");
1165 raw_spin_lock_irqsave(&i8259A_lock
, flags
);
1167 v
= inb(0xa1) << 8 | inb(0x21);
1168 pr_debug("... PIC IMR: %04x\n", v
);
1170 v
= inb(0xa0) << 8 | inb(0x20);
1171 pr_debug("... PIC IRR: %04x\n", v
);
1175 v
= inb(0xa0) << 8 | inb(0x20);
1179 raw_spin_unlock_irqrestore(&i8259A_lock
, flags
);
1181 pr_debug("... PIC ISR: %04x\n", v
);
1183 v
= inb(0x4d1) << 8 | inb(0x4d0);
1184 pr_debug("... PIC ELCR: %04x\n", v
);
1187 static int show_lapic __initdata
= 1;
1188 static __init
int setup_show_lapic(char *arg
)
1192 if (strcmp(arg
, "all") == 0) {
1193 show_lapic
= CONFIG_NR_CPUS
;
1195 get_option(&arg
, &num
);
1202 __setup("show_lapic=", setup_show_lapic
);
1204 static int __init
print_ICs(void)
1206 if (apic_verbosity
== APIC_QUIET
)
1211 /* don't print out if apic is not there */
1212 if (!boot_cpu_has(X86_FEATURE_APIC
) && !apic_from_smp_config())
1215 print_local_APICs(show_lapic
);
1221 late_initcall(print_ICs
);