1 #ifndef _ASM_POWERPC_PCI_BRIDGE_H
2 #define _ASM_POWERPC_PCI_BRIDGE_H
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
10 #include <linux/pci.h>
11 #include <linux/list.h>
12 #include <linux/ioport.h>
16 extern unsigned int ppc_pci_flags
;
18 /* Force re-assigning all resources (ignore firmware
21 PPC_PCI_REASSIGN_ALL_RSRC
= 0x00000001,
23 /* Re-assign all bus numbers */
24 PPC_PCI_REASSIGN_ALL_BUS
= 0x00000002,
26 /* Do not try to assign, just use existing setup */
27 PPC_PCI_PROBE_ONLY
= 0x00000004,
29 /* Don't bother with ISA alignment unless the bridge has
30 * ISA forwarding enabled
32 PPC_PCI_CAN_SKIP_ISA_ALIGN
= 0x00000008,
34 /* Enable domain numbers in /proc */
35 PPC_PCI_ENABLE_PROC_DOMAINS
= 0x00000010,
36 /* ... except for domain 0 */
37 PPC_PCI_COMPAT_DOMAIN_0
= 0x00000020,
42 * Structure of a PCI controller (host bridge)
44 struct pci_controller
{
50 struct device_node
*dn
;
51 struct list_head list_node
;
52 struct device
*parent
;
60 void __iomem
*io_base_virt
;
64 resource_size_t io_base_phys
;
66 resource_size_t pci_io_size
;
69 /* Some machines (PReP) have a non 1:1 mapping of
70 * the PCI memory space in the CPU bus space
72 resource_size_t pci_mem_offset
;
74 unsigned long pci_io_size
;
77 /* Some machines have a special region to forward the ISA
78 * "memory" cycles such as VGA memory regions. Left to 0
81 resource_size_t isa_mem_phys
;
82 resource_size_t isa_mem_size
;
85 unsigned int __iomem
*cfg_addr
;
86 void __iomem
*cfg_data
;
90 * Used for variants of PCI indirect handling and possible quirks:
91 * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
92 * EXT_REG - provides access to PCI-e extended registers
93 * SURPRESS_PRIMARY_BUS - we surpress the setting of PCI_PRIMARY_BUS
94 * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
95 * to determine which bus number to match on when generating type0
97 * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
98 * hanging if we don't have link and try to do config cycles to
99 * anything but the PHB. Only allow talking to the PHB if this is
101 * BIG_ENDIAN - cfg_addr is a big endian register
102 * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
103 * the PLB4. Effectively disable MRM commands by setting this.
105 #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
106 #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
107 #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
108 #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
109 #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
110 #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
112 #endif /* !CONFIG_PPC64 */
113 /* Currently, we limit ourselves to 1 IO range and 3 mem
114 * ranges since the common pci_bus structure can't handle more
116 struct resource io_resource
;
117 struct resource mem_resources
[3];
118 int global_number
; /* PCI domain number */
121 unsigned long dma_window_base_cur
;
122 unsigned long dma_window_size
;
125 #endif /* CONFIG_PPC64 */
130 static inline struct pci_controller
*pci_bus_to_host(const struct pci_bus
*bus
)
135 static inline int isa_vaddr_is_ioport(void __iomem
*address
)
137 /* No specific ISA handling on ppc32 at this stage, it
138 * all goes through PCI
143 /* These are used for config access before all the PCI probing
145 extern int early_read_config_byte(struct pci_controller
*hose
, int bus
,
146 int dev_fn
, int where
, u8
*val
);
147 extern int early_read_config_word(struct pci_controller
*hose
, int bus
,
148 int dev_fn
, int where
, u16
*val
);
149 extern int early_read_config_dword(struct pci_controller
*hose
, int bus
,
150 int dev_fn
, int where
, u32
*val
);
151 extern int early_write_config_byte(struct pci_controller
*hose
, int bus
,
152 int dev_fn
, int where
, u8 val
);
153 extern int early_write_config_word(struct pci_controller
*hose
, int bus
,
154 int dev_fn
, int where
, u16 val
);
155 extern int early_write_config_dword(struct pci_controller
*hose
, int bus
,
156 int dev_fn
, int where
, u32 val
);
158 extern int early_find_capability(struct pci_controller
*hose
, int bus
,
159 int dev_fn
, int cap
);
161 extern void setup_indirect_pci(struct pci_controller
* hose
,
162 resource_size_t cfg_addr
,
163 resource_size_t cfg_data
, u32 flags
);
164 extern void setup_grackle(struct pci_controller
*hose
);
165 #else /* CONFIG_PPC64 */
168 * PCI stuff, for nodes representing PCI devices, pointed to
169 * by device_node->data.
174 int busno
; /* pci bus number */
175 int devfn
; /* pci device and function number */
177 struct pci_controller
*phb
; /* for pci devices */
178 struct iommu_table
*iommu_table
; /* for phb's or bridges */
179 struct device_node
*node
; /* back-pointer to the device_node */
181 int pci_ext_config_space
; /* for pci devices */
184 struct pci_dev
*pcidev
; /* back-pointer to the pci device */
185 int class_code
; /* pci device class */
186 int eeh_mode
; /* See eeh.h for possible EEH_MODEs */
188 int eeh_pe_config_addr
; /* new-style partition endpoint address */
189 int eeh_check_count
; /* # times driver ignored error */
190 int eeh_freeze_count
; /* # times this device froze up. */
191 int eeh_false_positives
; /* # times this device reported #ff's */
192 u32 config_space
[16]; /* saved PCI config space */
196 /* Get the pointer to a device_node's pci_dn */
197 #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
199 extern struct device_node
*fetch_dev_dn(struct pci_dev
*dev
);
201 /* Get a device_node from a pci_dev. This code must be fast except
202 * in the case where the sysdata is incorrect and needs to be fixed
203 * up (this will only happen once).
204 * In this case the sysdata will have been inherited from a PCI host
205 * bridge or a PCI-PCI bridge further up the tree, so it will point
206 * to a valid struct pci_dn, just not the one we want.
208 static inline struct device_node
*pci_device_to_OF_node(struct pci_dev
*dev
)
210 struct device_node
*dn
= dev
->sysdata
;
211 struct pci_dn
*pdn
= dn
->data
;
213 if (pdn
&& pdn
->devfn
== dev
->devfn
&& pdn
->busno
== dev
->bus
->number
)
214 return dn
; /* fast path. sysdata is good */
215 return fetch_dev_dn(dev
);
218 static inline int pci_device_from_OF_node(struct device_node
*np
,
223 *bus
= PCI_DN(np
)->busno
;
224 *devfn
= PCI_DN(np
)->devfn
;
228 static inline struct device_node
*pci_bus_to_OF_node(struct pci_bus
*bus
)
231 return pci_device_to_OF_node(bus
->self
);
233 return bus
->sysdata
; /* Must be root bus (PHB) */
236 /** Find the bus corresponding to the indicated device node */
237 extern struct pci_bus
*pcibios_find_pci_bus(struct device_node
*dn
);
239 /** Remove all of the PCI devices under this bus */
240 extern void pcibios_remove_pci_devices(struct pci_bus
*bus
);
242 /** Discover new pci devices under this bus, and add them */
243 extern void pcibios_add_pci_devices(struct pci_bus
*bus
);
244 extern void pcibios_fixup_new_pci_devices(struct pci_bus
*bus
);
246 extern int pcibios_remove_root_bus(struct pci_controller
*phb
);
248 static inline struct pci_controller
*pci_bus_to_host(const struct pci_bus
*bus
)
250 struct device_node
*busdn
= bus
->sysdata
;
252 BUG_ON(busdn
== NULL
);
253 return PCI_DN(busdn
)->phb
;
257 extern void isa_bridge_find_early(struct pci_controller
*hose
);
259 static inline int isa_vaddr_is_ioport(void __iomem
*address
)
261 /* Check if address hits the reserved legacy IO range */
262 unsigned long ea
= (unsigned long)address
;
263 return ea
>= ISA_IO_BASE
&& ea
< ISA_IO_END
;
266 extern int pcibios_unmap_io_space(struct pci_bus
*bus
);
267 extern int pcibios_map_io_space(struct pci_bus
*bus
);
269 /* Return values for ppc_md.pci_probe_mode function */
270 #define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
271 #define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
272 #define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
275 #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
277 #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
280 #endif /* CONFIG_PPC64 */
282 /* Get the PCI host controller for an OF device */
283 extern struct pci_controller
*pci_find_hose_for_OF_device(
284 struct device_node
* node
);
286 /* Fill up host controller resources from the OF node */
287 extern void pci_process_bridge_OF_ranges(struct pci_controller
*hose
,
288 struct device_node
*dev
, int primary
);
290 /* Allocate & free a PCI host bridge structure */
291 extern struct pci_controller
*pcibios_alloc_controller(struct device_node
*dev
);
292 extern void pcibios_free_controller(struct pci_controller
*phb
);
295 extern unsigned long pci_address_to_pio(phys_addr_t address
);
296 extern int pcibios_vaddr_is_ioport(void __iomem
*address
);
298 static inline unsigned long pci_address_to_pio(phys_addr_t address
)
300 return (unsigned long)-1;
302 static inline int pcibios_vaddr_is_ioport(void __iomem
*address
)
306 #endif /* CONFIG_PCI */
308 #endif /* __KERNEL__ */
309 #endif /* _ASM_POWERPC_PCI_BRIDGE_H */