Merge tag 'for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/mst/vhost
[cris-mirror.git] / arch / arm / mach-ep93xx / soc.h
blobd20e631164cfd2dfcd1c638754691d47b0ffbb87
1 /*
2 * arch/arm/mach-ep93xx/soc.h
4 * Copyright (C) 2012 Open Kernel Labs <www.ok-labs.com>
5 * Copyright (C) 2012 Ryan Mallon <rmallon@gmail.com>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or (at
10 * your option) any later version.
13 #ifndef _EP93XX_SOC_H
14 #define _EP93XX_SOC_H
16 #include <mach/ep93xx-regs.h>
19 * EP93xx Physical Memory Map:
21 * The ASDO pin is sampled at system reset to select a synchronous or
22 * asynchronous boot configuration. When ASDO is "1" (i.e. pulled-up)
23 * the synchronous boot mode is selected. When ASDO is "0" (i.e
24 * pulled-down) the asynchronous boot mode is selected.
26 * In synchronous boot mode nSDCE3 is decoded starting at physical address
27 * 0x00000000 and nCS0 is decoded starting at 0xf0000000. For asynchronous
28 * boot mode they are swapped with nCS0 decoded at 0x00000000 ann nSDCE3
29 * decoded at 0xf0000000.
31 * There is known errata for the EP93xx dealing with External Memory
32 * Configurations. Please refer to "AN273: EP93xx Silicon Rev E Design
33 * Guidelines" for more information. This document can be found at:
35 * http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf
38 #define EP93XX_CS0_PHYS_BASE_ASYNC 0x00000000 /* ASDO Pin = 0 */
39 #define EP93XX_SDCE3_PHYS_BASE_SYNC 0x00000000 /* ASDO Pin = 1 */
40 #define EP93XX_CS1_PHYS_BASE 0x10000000
41 #define EP93XX_CS2_PHYS_BASE 0x20000000
42 #define EP93XX_CS3_PHYS_BASE 0x30000000
43 #define EP93XX_PCMCIA_PHYS_BASE 0x40000000
44 #define EP93XX_CS6_PHYS_BASE 0x60000000
45 #define EP93XX_CS7_PHYS_BASE 0x70000000
46 #define EP93XX_SDCE0_PHYS_BASE 0xc0000000
47 #define EP93XX_SDCE1_PHYS_BASE 0xd0000000
48 #define EP93XX_SDCE2_PHYS_BASE 0xe0000000
49 #define EP93XX_SDCE3_PHYS_BASE_ASYNC 0xf0000000 /* ASDO Pin = 0 */
50 #define EP93XX_CS0_PHYS_BASE_SYNC 0xf0000000 /* ASDO Pin = 1 */
52 /* AHB peripherals */
53 #define EP93XX_DMA_BASE EP93XX_AHB_IOMEM(0x00000000)
55 #define EP93XX_ETHERNET_PHYS_BASE EP93XX_AHB_PHYS(0x00010000)
56 #define EP93XX_ETHERNET_BASE EP93XX_AHB_IOMEM(0x00010000)
58 #define EP93XX_USB_PHYS_BASE EP93XX_AHB_PHYS(0x00020000)
59 #define EP93XX_USB_BASE EP93XX_AHB_IOMEM(0x00020000)
61 #define EP93XX_RASTER_PHYS_BASE EP93XX_AHB_PHYS(0x00030000)
62 #define EP93XX_RASTER_BASE EP93XX_AHB_IOMEM(0x00030000)
64 #define EP93XX_GRAPHICS_ACCEL_BASE EP93XX_AHB_IOMEM(0x00040000)
66 #define EP93XX_SDRAM_CONTROLLER_BASE EP93XX_AHB_IOMEM(0x00060000)
68 #define EP93XX_PCMCIA_CONTROLLER_BASE EP93XX_AHB_IOMEM(0x00080000)
70 #define EP93XX_BOOT_ROM_BASE EP93XX_AHB_IOMEM(0x00090000)
72 #define EP93XX_IDE_PHYS_BASE EP93XX_AHB_PHYS(0x000a0000)
73 #define EP93XX_IDE_BASE EP93XX_AHB_IOMEM(0x000a0000)
75 #define EP93XX_VIC1_BASE EP93XX_AHB_IOMEM(0x000b0000)
77 #define EP93XX_VIC2_BASE EP93XX_AHB_IOMEM(0x000c0000)
79 /* APB peripherals */
80 #define EP93XX_TIMER_BASE EP93XX_APB_IOMEM(0x00010000)
82 #define EP93XX_I2S_PHYS_BASE EP93XX_APB_PHYS(0x00020000)
83 #define EP93XX_I2S_BASE EP93XX_APB_IOMEM(0x00020000)
85 #define EP93XX_SECURITY_BASE EP93XX_APB_IOMEM(0x00030000)
87 #define EP93XX_AAC_PHYS_BASE EP93XX_APB_PHYS(0x00080000)
88 #define EP93XX_AAC_BASE EP93XX_APB_IOMEM(0x00080000)
90 #define EP93XX_SPI_PHYS_BASE EP93XX_APB_PHYS(0x000a0000)
91 #define EP93XX_SPI_BASE EP93XX_APB_IOMEM(0x000a0000)
93 #define EP93XX_IRDA_BASE EP93XX_APB_IOMEM(0x000b0000)
95 #define EP93XX_KEY_MATRIX_PHYS_BASE EP93XX_APB_PHYS(0x000f0000)
96 #define EP93XX_KEY_MATRIX_BASE EP93XX_APB_IOMEM(0x000f0000)
98 #define EP93XX_ADC_PHYS_BASE EP93XX_APB_PHYS(0x00100000)
99 #define EP93XX_ADC_BASE EP93XX_APB_IOMEM(0x00100000)
100 #define EP93XX_TOUCHSCREEN_BASE EP93XX_APB_IOMEM(0x00100000)
102 #define EP93XX_PWM_PHYS_BASE EP93XX_APB_PHYS(0x00110000)
103 #define EP93XX_PWM_BASE EP93XX_APB_IOMEM(0x00110000)
105 #define EP93XX_RTC_PHYS_BASE EP93XX_APB_PHYS(0x00120000)
106 #define EP93XX_RTC_BASE EP93XX_APB_IOMEM(0x00120000)
108 #define EP93XX_WATCHDOG_PHYS_BASE EP93XX_APB_PHYS(0x00140000)
109 #define EP93XX_WATCHDOG_BASE EP93XX_APB_IOMEM(0x00140000)
111 /* System controller */
112 #define EP93XX_SYSCON_BASE EP93XX_APB_IOMEM(0x00130000)
113 #define EP93XX_SYSCON_REG(x) (EP93XX_SYSCON_BASE + (x))
114 #define EP93XX_SYSCON_POWER_STATE EP93XX_SYSCON_REG(0x00)
115 #define EP93XX_SYSCON_PWRCNT EP93XX_SYSCON_REG(0x04)
116 #define EP93XX_SYSCON_PWRCNT_FIR_EN (1<<31)
117 #define EP93XX_SYSCON_PWRCNT_UARTBAUD (1<<29)
118 #define EP93XX_SYSCON_PWRCNT_USH_EN (1<<28)
119 #define EP93XX_SYSCON_PWRCNT_DMA_M2M1 (1<<27)
120 #define EP93XX_SYSCON_PWRCNT_DMA_M2M0 (1<<26)
121 #define EP93XX_SYSCON_PWRCNT_DMA_M2P8 (1<<25)
122 #define EP93XX_SYSCON_PWRCNT_DMA_M2P9 (1<<24)
123 #define EP93XX_SYSCON_PWRCNT_DMA_M2P6 (1<<23)
124 #define EP93XX_SYSCON_PWRCNT_DMA_M2P7 (1<<22)
125 #define EP93XX_SYSCON_PWRCNT_DMA_M2P4 (1<<21)
126 #define EP93XX_SYSCON_PWRCNT_DMA_M2P5 (1<<20)
127 #define EP93XX_SYSCON_PWRCNT_DMA_M2P2 (1<<19)
128 #define EP93XX_SYSCON_PWRCNT_DMA_M2P3 (1<<18)
129 #define EP93XX_SYSCON_PWRCNT_DMA_M2P0 (1<<17)
130 #define EP93XX_SYSCON_PWRCNT_DMA_M2P1 (1<<16)
131 #define EP93XX_SYSCON_HALT EP93XX_SYSCON_REG(0x08)
132 #define EP93XX_SYSCON_STANDBY EP93XX_SYSCON_REG(0x0c)
133 #define EP93XX_SYSCON_CLKSET1 EP93XX_SYSCON_REG(0x20)
134 #define EP93XX_SYSCON_CLKSET1_NBYP1 (1<<23)
135 #define EP93XX_SYSCON_CLKSET2 EP93XX_SYSCON_REG(0x24)
136 #define EP93XX_SYSCON_CLKSET2_NBYP2 (1<<19)
137 #define EP93XX_SYSCON_CLKSET2_PLL2_EN (1<<18)
138 #define EP93XX_SYSCON_DEVCFG EP93XX_SYSCON_REG(0x80)
139 #define EP93XX_SYSCON_DEVCFG_SWRST (1<<31)
140 #define EP93XX_SYSCON_DEVCFG_D1ONG (1<<30)
141 #define EP93XX_SYSCON_DEVCFG_D0ONG (1<<29)
142 #define EP93XX_SYSCON_DEVCFG_IONU2 (1<<28)
143 #define EP93XX_SYSCON_DEVCFG_GONK (1<<27)
144 #define EP93XX_SYSCON_DEVCFG_TONG (1<<26)
145 #define EP93XX_SYSCON_DEVCFG_MONG (1<<25)
146 #define EP93XX_SYSCON_DEVCFG_U3EN (1<<24)
147 #define EP93XX_SYSCON_DEVCFG_CPENA (1<<23)
148 #define EP93XX_SYSCON_DEVCFG_A2ONG (1<<22)
149 #define EP93XX_SYSCON_DEVCFG_A1ONG (1<<21)
150 #define EP93XX_SYSCON_DEVCFG_U2EN (1<<20)
151 #define EP93XX_SYSCON_DEVCFG_EXVC (1<<19)
152 #define EP93XX_SYSCON_DEVCFG_U1EN (1<<18)
153 #define EP93XX_SYSCON_DEVCFG_TIN (1<<17)
154 #define EP93XX_SYSCON_DEVCFG_HC3IN (1<<15)
155 #define EP93XX_SYSCON_DEVCFG_HC3EN (1<<14)
156 #define EP93XX_SYSCON_DEVCFG_HC1IN (1<<13)
157 #define EP93XX_SYSCON_DEVCFG_HC1EN (1<<12)
158 #define EP93XX_SYSCON_DEVCFG_HONIDE (1<<11)
159 #define EP93XX_SYSCON_DEVCFG_GONIDE (1<<10)
160 #define EP93XX_SYSCON_DEVCFG_PONG (1<<9)
161 #define EP93XX_SYSCON_DEVCFG_EONIDE (1<<8)
162 #define EP93XX_SYSCON_DEVCFG_I2SONSSP (1<<7)
163 #define EP93XX_SYSCON_DEVCFG_I2SONAC97 (1<<6)
164 #define EP93XX_SYSCON_DEVCFG_RASONP3 (1<<4)
165 #define EP93XX_SYSCON_DEVCFG_RAS (1<<3)
166 #define EP93XX_SYSCON_DEVCFG_ADCPD (1<<2)
167 #define EP93XX_SYSCON_DEVCFG_KEYS (1<<1)
168 #define EP93XX_SYSCON_DEVCFG_SHENA (1<<0)
169 #define EP93XX_SYSCON_VIDCLKDIV EP93XX_SYSCON_REG(0x84)
170 #define EP93XX_SYSCON_CLKDIV_ENABLE (1<<15)
171 #define EP93XX_SYSCON_CLKDIV_ESEL (1<<14)
172 #define EP93XX_SYSCON_CLKDIV_PSEL (1<<13)
173 #define EP93XX_SYSCON_CLKDIV_PDIV_SHIFT 8
174 #define EP93XX_SYSCON_I2SCLKDIV EP93XX_SYSCON_REG(0x8c)
175 #define EP93XX_SYSCON_I2SCLKDIV_SENA (1<<31)
176 #define EP93XX_SYSCON_I2SCLKDIV_ORIDE (1<<29)
177 #define EP93XX_SYSCON_I2SCLKDIV_SPOL (1<<19)
178 #define EP93XX_I2SCLKDIV_SDIV (1 << 16)
179 #define EP93XX_I2SCLKDIV_LRDIV32 (0 << 17)
180 #define EP93XX_I2SCLKDIV_LRDIV64 (1 << 17)
181 #define EP93XX_I2SCLKDIV_LRDIV128 (2 << 17)
182 #define EP93XX_I2SCLKDIV_LRDIV_MASK (3 << 17)
183 #define EP93XX_SYSCON_KEYTCHCLKDIV EP93XX_SYSCON_REG(0x90)
184 #define EP93XX_SYSCON_KEYTCHCLKDIV_TSEN (1<<31)
185 #define EP93XX_SYSCON_KEYTCHCLKDIV_ADIV (1<<16)
186 #define EP93XX_SYSCON_KEYTCHCLKDIV_KEN (1<<15)
187 #define EP93XX_SYSCON_KEYTCHCLKDIV_KDIV (1<<0)
188 #define EP93XX_SYSCON_SYSCFG EP93XX_SYSCON_REG(0x9c)
189 #define EP93XX_SYSCON_SYSCFG_REV_MASK (0xf0000000)
190 #define EP93XX_SYSCON_SYSCFG_REV_SHIFT (28)
191 #define EP93XX_SYSCON_SYSCFG_SBOOT (1<<8)
192 #define EP93XX_SYSCON_SYSCFG_LCSN7 (1<<7)
193 #define EP93XX_SYSCON_SYSCFG_LCSN6 (1<<6)
194 #define EP93XX_SYSCON_SYSCFG_LASDO (1<<5)
195 #define EP93XX_SYSCON_SYSCFG_LEEDA (1<<4)
196 #define EP93XX_SYSCON_SYSCFG_LEECLK (1<<3)
197 #define EP93XX_SYSCON_SYSCFG_LCSN2 (1<<1)
198 #define EP93XX_SYSCON_SYSCFG_LCSN1 (1<<0)
199 #define EP93XX_SYSCON_SWLOCK EP93XX_SYSCON_REG(0xc0)
201 /* EP93xx System Controller software locked register write */
202 void ep93xx_syscon_swlocked_write(unsigned int val, void __iomem *reg);
203 void ep93xx_devcfg_set_clear(unsigned int set_bits, unsigned int clear_bits);
205 static inline void ep93xx_devcfg_set_bits(unsigned int bits)
207 ep93xx_devcfg_set_clear(bits, 0x00);
210 static inline void ep93xx_devcfg_clear_bits(unsigned int bits)
212 ep93xx_devcfg_set_clear(0x00, bits);
215 #endif /* _EP93XX_SOC_H */