2 * Copyright (C) 1999 ARM Limited
3 * Copyright (C) 2000 Deep Blue Solutions Ltd
4 * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
5 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
6 * Copyright 2009 Ilya Yanok, Emcraft Systems Ltd, yanok@emcraft.com
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
19 #include <linux/kernel.h>
20 #include <linux/clk.h>
22 #include <linux/err.h>
23 #include <linux/delay.h>
25 #include <linux/of_address.h>
27 #include <asm/system_misc.h>
28 #include <asm/proc-fns.h>
29 #include <asm/mach-types.h>
30 #include <asm/hardware/cache-l2x0.h>
35 static void __iomem
*wdog_base
;
36 static struct clk
*wdog_clk
;
37 static int wcr_enable
= (1 << 2);
40 * Reset the system. It is called by machine_restart().
42 void mxc_restart(enum reboot_mode mode
, const char *cmd
)
47 if (!IS_ERR(wdog_clk
))
50 /* Assert SRS signal */
51 imx_writew(wcr_enable
, wdog_base
);
53 * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be
54 * written twice), we add another two writes to ensure there must be at
55 * least two writes happen in the same one 32kHz clock period. We save
56 * the target check here, since the writes shouldn't be a huge burden
57 * for other platforms.
59 imx_writew(wcr_enable
, wdog_base
);
60 imx_writew(wcr_enable
, wdog_base
);
62 /* wait for reset to assert... */
65 pr_err("%s: Watchdog reset failed to assert reset\n", __func__
);
67 /* delay to allow the serial port to show the message */
71 /* we'll take a jump through zero as a poor second */
75 void __init
mxc_arch_reset_init(void __iomem
*base
)
79 wdog_clk
= clk_get_sys("imx2-wdt.0", NULL
);
81 pr_warn("%s: failed to get wdog clock\n", __func__
);
83 clk_prepare(wdog_clk
);
86 #ifdef CONFIG_SOC_IMX1
87 void __init
imx1_reset_init(void __iomem
*base
)
89 wcr_enable
= (1 << 0);
90 mxc_arch_reset_init(base
);
94 #ifdef CONFIG_CACHE_L2X0
95 void __init
imx_init_l2cache(void)
97 void __iomem
*l2x0_base
;
98 struct device_node
*np
;
101 np
= of_find_compatible_node(NULL
, NULL
, "arm,pl310-cache");
105 l2x0_base
= of_iomap(np
, 0);
109 if (!(readl_relaxed(l2x0_base
+ L2X0_CTRL
) & L2X0_CTRL_EN
)) {
110 /* Configure the L2 PREFETCH and POWER registers */
111 val
= readl_relaxed(l2x0_base
+ L310_PREFETCH_CTRL
);
112 val
|= L310_PREFETCH_CTRL_DBL_LINEFILL
|
113 L310_PREFETCH_CTRL_INSTR_PREFETCH
|
114 L310_PREFETCH_CTRL_DATA_PREFETCH
;
116 /* Set perfetch offset to improve performance */
117 val
&= ~L310_PREFETCH_CTRL_OFFSET_MASK
;
120 writel_relaxed(val
, l2x0_base
+ L310_PREFETCH_CTRL
);