Merge tag 'for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/mst/vhost
[cris-mirror.git] / arch / arm / mach-omap2 / cm2xxx.c
blobd5b87f42a96ed2028ebf01a5d4ab94ec84a1fe71
1 /*
2 * OMAP2xxx CM module functions
4 * Copyright (C) 2009 Nokia Corporation
5 * Copyright (C) 2008-2010, 2012 Texas Instruments, Inc.
6 * Paul Walmsley
7 * Rajendra Nayak <rnayak@ti.com>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
14 #include <linux/kernel.h>
15 #include <linux/types.h>
16 #include <linux/delay.h>
17 #include <linux/errno.h>
18 #include <linux/err.h>
19 #include <linux/io.h>
21 #include "prm2xxx.h"
22 #include "cm.h"
23 #include "cm2xxx.h"
24 #include "cm-regbits-24xx.h"
25 #include "clockdomain.h"
27 /* CM_AUTOIDLE_PLL.AUTO_* bit values for DPLLs */
28 #define DPLL_AUTOIDLE_DISABLE 0x0
29 #define OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP 0x3
31 /* CM_AUTOIDLE_PLL.AUTO_* bit values for APLLs (OMAP2xxx only) */
32 #define OMAP2XXX_APLL_AUTOIDLE_DISABLE 0x0
33 #define OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP 0x3
35 /* CM_IDLEST_PLL bit value offset for APLLs (OMAP2xxx only) */
36 #define EN_APLL_LOCKED 3
38 static const u8 omap2xxx_cm_idlest_offs[] = {
39 CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3, OMAP24XX_CM_IDLEST4
46 static void _write_clktrctrl(u8 c, s16 module, u32 mask)
48 u32 v;
50 v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
51 v &= ~mask;
52 v |= c << __ffs(mask);
53 omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
56 static bool omap2xxx_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
58 u32 v;
60 v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
61 v &= mask;
62 v >>= __ffs(mask);
64 return (v == OMAP24XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
67 static void omap2xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
69 _write_clktrctrl(OMAP24XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
72 static void omap2xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
74 _write_clktrctrl(OMAP24XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
78 * DPLL autoidle control
81 static void _omap2xxx_set_dpll_autoidle(u8 m)
83 u32 v;
85 v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
86 v &= ~OMAP24XX_AUTO_DPLL_MASK;
87 v |= m << OMAP24XX_AUTO_DPLL_SHIFT;
88 omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE);
91 void omap2xxx_cm_set_dpll_disable_autoidle(void)
93 _omap2xxx_set_dpll_autoidle(OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP);
96 void omap2xxx_cm_set_dpll_auto_low_power_stop(void)
98 _omap2xxx_set_dpll_autoidle(DPLL_AUTOIDLE_DISABLE);
102 * APLL control
105 static void _omap2xxx_set_apll_autoidle(u8 m, u32 mask)
107 u32 v;
109 v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
110 v &= ~mask;
111 v |= m << __ffs(mask);
112 omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE);
115 void omap2xxx_cm_set_apll54_disable_autoidle(void)
117 _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP,
118 OMAP24XX_AUTO_54M_MASK);
121 void omap2xxx_cm_set_apll54_auto_low_power_stop(void)
123 _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE,
124 OMAP24XX_AUTO_54M_MASK);
127 void omap2xxx_cm_set_apll96_disable_autoidle(void)
129 _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP,
130 OMAP24XX_AUTO_96M_MASK);
133 void omap2xxx_cm_set_apll96_auto_low_power_stop(void)
135 _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE,
136 OMAP24XX_AUTO_96M_MASK);
139 /* Enable an APLL if off */
140 static int _omap2xxx_apll_enable(u8 enable_bit, u8 status_bit)
142 u32 v, m;
144 m = EN_APLL_LOCKED << enable_bit;
146 v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
147 if (v & m)
148 return 0; /* apll already enabled */
150 v |= m;
151 omap2_cm_write_mod_reg(v, PLL_MOD, CM_CLKEN);
153 omap2xxx_cm_wait_module_ready(0, PLL_MOD, 1, status_bit);
156 * REVISIT: Should we return an error code if
157 * omap2xxx_cm_wait_module_ready() fails?
159 return 0;
162 /* Stop APLL */
163 static void _omap2xxx_apll_disable(u8 enable_bit)
165 u32 v;
167 v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
168 v &= ~(EN_APLL_LOCKED << enable_bit);
169 omap2_cm_write_mod_reg(v, PLL_MOD, CM_CLKEN);
172 /* Enable an APLL if off */
173 int omap2xxx_cm_apll54_enable(void)
175 return _omap2xxx_apll_enable(OMAP24XX_EN_54M_PLL_SHIFT,
176 OMAP24XX_ST_54M_APLL_SHIFT);
179 /* Enable an APLL if off */
180 int omap2xxx_cm_apll96_enable(void)
182 return _omap2xxx_apll_enable(OMAP24XX_EN_96M_PLL_SHIFT,
183 OMAP24XX_ST_96M_APLL_SHIFT);
186 /* Stop APLL */
187 void omap2xxx_cm_apll54_disable(void)
189 _omap2xxx_apll_disable(OMAP24XX_EN_54M_PLL_SHIFT);
192 /* Stop APLL */
193 void omap2xxx_cm_apll96_disable(void)
195 _omap2xxx_apll_disable(OMAP24XX_EN_96M_PLL_SHIFT);
199 * omap2xxx_cm_split_idlest_reg - split CM_IDLEST reg addr into its components
200 * @idlest_reg: CM_IDLEST* virtual address
201 * @prcm_inst: pointer to an s16 to return the PRCM instance offset
202 * @idlest_reg_id: pointer to a u8 to return the CM_IDLESTx register ID
204 * XXX This function is only needed until absolute register addresses are
205 * removed from the OMAP struct clk records.
207 static int omap2xxx_cm_split_idlest_reg(struct clk_omap_reg *idlest_reg,
208 s16 *prcm_inst,
209 u8 *idlest_reg_id)
211 unsigned long offs;
212 u8 idlest_offs;
213 int i;
215 idlest_offs = idlest_reg->offset & 0xff;
216 for (i = 0; i < ARRAY_SIZE(omap2xxx_cm_idlest_offs); i++) {
217 if (idlest_offs == omap2xxx_cm_idlest_offs[i]) {
218 *idlest_reg_id = i + 1;
219 break;
223 if (i == ARRAY_SIZE(omap2xxx_cm_idlest_offs))
224 return -EINVAL;
226 offs = idlest_reg->offset;
227 offs &= 0xff00;
228 *prcm_inst = offs;
230 return 0;
238 * omap2xxx_cm_wait_module_ready - wait for a module to leave idle or standby
239 * @part: PRCM partition, ignored for OMAP2
240 * @prcm_mod: PRCM module offset
241 * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
242 * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
244 * Wait for the PRCM to indicate that the module identified by
245 * (@prcm_mod, @idlest_id, @idlest_shift) is clocked. Return 0 upon
246 * success or -EBUSY if the module doesn't enable in time.
248 int omap2xxx_cm_wait_module_ready(u8 part, s16 prcm_mod, u16 idlest_id,
249 u8 idlest_shift)
251 int ena = 0, i = 0;
252 u8 cm_idlest_reg;
253 u32 mask;
255 if (!idlest_id || (idlest_id > ARRAY_SIZE(omap2xxx_cm_idlest_offs)))
256 return -EINVAL;
258 cm_idlest_reg = omap2xxx_cm_idlest_offs[idlest_id - 1];
260 mask = 1 << idlest_shift;
261 ena = mask;
263 omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) &
264 mask) == ena), MAX_MODULE_READY_TIME, i);
266 return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
269 /* Clockdomain low-level functions */
271 static void omap2xxx_clkdm_allow_idle(struct clockdomain *clkdm)
273 omap2xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
274 clkdm->clktrctrl_mask);
277 static void omap2xxx_clkdm_deny_idle(struct clockdomain *clkdm)
279 omap2xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
280 clkdm->clktrctrl_mask);
283 static int omap2xxx_clkdm_clk_enable(struct clockdomain *clkdm)
285 bool hwsup = false;
287 if (!clkdm->clktrctrl_mask)
288 return 0;
290 hwsup = omap2xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
291 clkdm->clktrctrl_mask);
292 if (!hwsup && clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
293 omap2xxx_clkdm_wakeup(clkdm);
295 return 0;
298 static int omap2xxx_clkdm_clk_disable(struct clockdomain *clkdm)
300 bool hwsup = false;
302 if (!clkdm->clktrctrl_mask)
303 return 0;
305 hwsup = omap2xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
306 clkdm->clktrctrl_mask);
308 if (!hwsup && clkdm->flags & CLKDM_CAN_FORCE_SLEEP)
309 omap2xxx_clkdm_sleep(clkdm);
311 return 0;
314 struct clkdm_ops omap2_clkdm_operations = {
315 .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
316 .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
317 .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
318 .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
319 .clkdm_sleep = omap2xxx_clkdm_sleep,
320 .clkdm_wakeup = omap2xxx_clkdm_wakeup,
321 .clkdm_allow_idle = omap2xxx_clkdm_allow_idle,
322 .clkdm_deny_idle = omap2xxx_clkdm_deny_idle,
323 .clkdm_clk_enable = omap2xxx_clkdm_clk_enable,
324 .clkdm_clk_disable = omap2xxx_clkdm_clk_disable,
327 int omap2xxx_cm_fclks_active(void)
329 u32 f1, f2;
331 f1 = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
332 f2 = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
334 return (f1 | f2) ? 1 : 0;
337 int omap2xxx_cm_mpu_retention_allowed(void)
339 u32 l;
341 /* Check for MMC, UART2, UART1, McSPI2, McSPI1 and DSS1. */
342 l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
343 if (l & (OMAP2420_EN_MMC_MASK | OMAP24XX_EN_UART2_MASK |
344 OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_MCSPI2_MASK |
345 OMAP24XX_EN_MCSPI1_MASK | OMAP24XX_EN_DSS1_MASK))
346 return 0;
347 /* Check for UART3. */
348 l = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
349 if (l & OMAP24XX_EN_UART3_MASK)
350 return 0;
352 return 1;
355 u32 omap2xxx_cm_get_core_clk_src(void)
357 u32 v;
359 v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
360 v &= OMAP24XX_CORE_CLK_SRC_MASK;
362 return v;
365 u32 omap2xxx_cm_get_core_pll_config(void)
367 return omap2_cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
370 void omap2xxx_cm_set_mod_dividers(u32 mpu, u32 dsp, u32 gfx, u32 core, u32 mdm)
372 u32 tmp;
374 omap2_cm_write_mod_reg(mpu, MPU_MOD, CM_CLKSEL);
375 omap2_cm_write_mod_reg(dsp, OMAP24XX_DSP_MOD, CM_CLKSEL);
376 omap2_cm_write_mod_reg(gfx, GFX_MOD, CM_CLKSEL);
377 tmp = omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) &
378 OMAP24XX_CLKSEL_DSS2_MASK;
379 omap2_cm_write_mod_reg(core | tmp, CORE_MOD, CM_CLKSEL1);
380 if (mdm)
381 omap2_cm_write_mod_reg(mdm, OMAP2430_MDM_MOD, CM_CLKSEL);
388 static const struct cm_ll_data omap2xxx_cm_ll_data = {
389 .split_idlest_reg = &omap2xxx_cm_split_idlest_reg,
390 .wait_module_ready = &omap2xxx_cm_wait_module_ready,
393 int __init omap2xxx_cm_init(const struct omap_prcm_init_data *data)
395 return cm_register(&omap2xxx_cm_ll_data);
398 static void __exit omap2xxx_cm_exit(void)
400 cm_unregister(&omap2xxx_cm_ll_data);
402 __exitcall(omap2xxx_cm_exit);