2 * OMAP MPUSS low power code
4 * Copyright (C) 2011 Texas Instruments, Inc.
5 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 * OMAP4430 MPUSS mainly consists of dual Cortex-A9 with per-CPU
8 * Local timer and Watchdog, GIC, SCU, PL310 L2 cache controller,
9 * CPU0 and CPU1 LPRM modules.
10 * CPU0, CPU1 and MPUSS each have there own power domain and
11 * hence multiple low power combinations of MPUSS are possible.
13 * The CPU0 and CPU1 can't support Closed switch Retention (CSWR)
14 * because the mode is not supported by hw constraints of dormant
15 * mode. While waking up from the dormant mode, a reset signal
16 * to the Cortex-A9 processor must be asserted by the external
19 * With architectural inputs and hardware recommendations, only
20 * below modes are supported from power gain vs latency point of view.
23 * ----------------------------------------------
25 * ON(Inactive) OFF ON(Inactive)
28 * OFF OFF OFF(Device OFF *TBD)
29 * ----------------------------------------------
31 * Note: CPU0 is the master core and it is the last CPU to go down
32 * and first to wake-up when MPUSS low power states are excercised
35 * This program is free software; you can redistribute it and/or modify
36 * it under the terms of the GNU General Public License version 2 as
37 * published by the Free Software Foundation.
40 #include <linux/kernel.h>
42 #include <linux/errno.h>
43 #include <linux/linkage.h>
44 #include <linux/smp.h>
46 #include <asm/cacheflush.h>
47 #include <asm/tlbflush.h>
48 #include <asm/smp_scu.h>
49 #include <asm/pgalloc.h>
50 #include <asm/suspend.h>
52 #include <asm/hardware/cache-l2x0.h>
57 #include "omap4-sar-layout.h"
59 #include "prcm_mpu44xx.h"
60 #include "prcm_mpu54xx.h"
61 #include "prminst44xx.h"
64 #include "prm-regbits-44xx.h"
66 static void __iomem
*sar_base
;
67 static u32 old_cpu1_ns_pa_addr
;
69 #if defined(CONFIG_PM) && defined(CONFIG_SMP)
71 struct omap4_cpu_pm_info
{
72 struct powerdomain
*pwrdm
;
73 void __iomem
*scu_sar_addr
;
74 void __iomem
*wkup_sar_addr
;
75 void __iomem
*l2x0_sar_addr
;
79 * struct cpu_pm_ops - CPU pm operations
80 * @finish_suspend: CPU suspend finisher function pointer
81 * @resume: CPU resume function pointer
82 * @scu_prepare: CPU Snoop Control program function pointer
83 * @hotplug_restart: CPU restart function pointer
85 * Structure holds functions pointer for CPU low power operations like
86 * suspend, resume and scu programming.
89 int (*finish_suspend
)(unsigned long cpu_state
);
91 void (*scu_prepare
)(unsigned int cpu_id
, unsigned int cpu_state
);
92 void (*hotplug_restart
)(void);
95 static DEFINE_PER_CPU(struct omap4_cpu_pm_info
, omap4_pm_info
);
96 static struct powerdomain
*mpuss_pd
;
97 static u32 cpu_context_offset
;
99 static int default_finish_suspend(unsigned long cpu_state
)
105 static void dummy_cpu_resume(void)
108 static void dummy_scu_prepare(unsigned int cpu_id
, unsigned int cpu_state
)
111 static struct cpu_pm_ops omap_pm_ops
= {
112 .finish_suspend
= default_finish_suspend
,
113 .resume
= dummy_cpu_resume
,
114 .scu_prepare
= dummy_scu_prepare
,
115 .hotplug_restart
= dummy_cpu_resume
,
119 * Program the wakeup routine address for the CPU0 and CPU1
120 * used for OFF or DORMANT wakeup.
122 static inline void set_cpu_wakeup_addr(unsigned int cpu_id
, u32 addr
)
124 struct omap4_cpu_pm_info
*pm_info
= &per_cpu(omap4_pm_info
, cpu_id
);
126 if (pm_info
->wkup_sar_addr
)
127 writel_relaxed(addr
, pm_info
->wkup_sar_addr
);
131 * Store the SCU power status value to scratchpad memory
133 static void scu_pwrst_prepare(unsigned int cpu_id
, unsigned int cpu_state
)
135 struct omap4_cpu_pm_info
*pm_info
= &per_cpu(omap4_pm_info
, cpu_id
);
139 case PWRDM_POWER_RET
:
140 scu_pwr_st
= SCU_PM_DORMANT
;
142 case PWRDM_POWER_OFF
:
143 scu_pwr_st
= SCU_PM_POWEROFF
;
146 case PWRDM_POWER_INACTIVE
:
148 scu_pwr_st
= SCU_PM_NORMAL
;
152 if (pm_info
->scu_sar_addr
)
153 writel_relaxed(scu_pwr_st
, pm_info
->scu_sar_addr
);
156 /* Helper functions for MPUSS OSWR */
157 static inline void mpuss_clear_prev_logic_pwrst(void)
161 reg
= omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION
,
162 OMAP4430_PRM_MPU_INST
, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET
);
163 omap4_prminst_write_inst_reg(reg
, OMAP4430_PRM_PARTITION
,
164 OMAP4430_PRM_MPU_INST
, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET
);
167 static inline void cpu_clear_prev_logic_pwrst(unsigned int cpu_id
)
172 reg
= omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU1_INST
,
174 omap4_prcm_mpu_write_inst_reg(reg
, OMAP4430_PRCM_MPU_CPU1_INST
,
177 reg
= omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU0_INST
,
179 omap4_prcm_mpu_write_inst_reg(reg
, OMAP4430_PRCM_MPU_CPU0_INST
,
185 * Store the CPU cluster state for L2X0 low power operations.
187 static void l2x0_pwrst_prepare(unsigned int cpu_id
, unsigned int save_state
)
189 struct omap4_cpu_pm_info
*pm_info
= &per_cpu(omap4_pm_info
, cpu_id
);
191 if (pm_info
->l2x0_sar_addr
)
192 writel_relaxed(save_state
, pm_info
->l2x0_sar_addr
);
196 * Save the L2X0 AUXCTRL and POR value to SAR memory. Its used to
197 * in every restore MPUSS OFF path.
199 #ifdef CONFIG_CACHE_L2X0
200 static void __init
save_l2x0_context(void)
202 void __iomem
*l2x0_base
= omap4_get_l2cache_base();
204 if (l2x0_base
&& sar_base
) {
205 writel_relaxed(l2x0_saved_regs
.aux_ctrl
,
206 sar_base
+ L2X0_AUXCTRL_OFFSET
);
207 writel_relaxed(l2x0_saved_regs
.prefetch_ctrl
,
208 sar_base
+ L2X0_PREFETCH_CTRL_OFFSET
);
212 static void __init
save_l2x0_context(void)
217 * omap4_enter_lowpower: OMAP4 MPUSS Low Power Entry Function
218 * The purpose of this function is to manage low power programming
219 * of OMAP4 MPUSS subsystem
221 * @power_state: Low power state.
223 * MPUSS states for the context save:
225 * 0 - Nothing lost and no need to save: MPUSS INACTIVE
226 * 1 - CPUx L1 and logic lost: MPUSS CSWR
227 * 2 - CPUx L1 and logic lost + GIC lost: MPUSS OSWR
228 * 3 - CPUx L1 and logic lost + GIC + L2 lost: DEVICE OFF
230 int omap4_enter_lowpower(unsigned int cpu
, unsigned int power_state
)
232 struct omap4_cpu_pm_info
*pm_info
= &per_cpu(omap4_pm_info
, cpu
);
233 unsigned int save_state
= 0, cpu_logic_state
= PWRDM_POWER_RET
;
234 unsigned int wakeup_cpu
;
236 if (omap_rev() == OMAP4430_REV_ES1_0
)
239 switch (power_state
) {
241 case PWRDM_POWER_INACTIVE
:
244 case PWRDM_POWER_OFF
:
245 cpu_logic_state
= PWRDM_POWER_OFF
;
248 case PWRDM_POWER_RET
:
249 if (IS_PM44XX_ERRATUM(PM_OMAP4_CPU_OSWR_DISABLE
))
254 * CPUx CSWR is invalid hardware state. Also CPUx OSWR
255 * doesn't make much scense, since logic is lost and $L1
256 * needs to be cleaned because of coherency. This makes
257 * CPUx OSWR equivalent to CPUX OFF and hence not supported
263 pwrdm_pre_transition(NULL
);
266 * Check MPUSS next state and save interrupt controller if needed.
267 * In MPUSS OSWR or device OFF, interrupt controller contest is lost.
269 mpuss_clear_prev_logic_pwrst();
270 if ((pwrdm_read_next_pwrst(mpuss_pd
) == PWRDM_POWER_RET
) &&
271 (pwrdm_read_logic_retst(mpuss_pd
) == PWRDM_POWER_OFF
))
274 cpu_clear_prev_logic_pwrst(cpu
);
275 pwrdm_set_next_pwrst(pm_info
->pwrdm
, power_state
);
276 pwrdm_set_logic_retst(pm_info
->pwrdm
, cpu_logic_state
);
277 set_cpu_wakeup_addr(cpu
, __pa_symbol(omap_pm_ops
.resume
));
278 omap_pm_ops
.scu_prepare(cpu
, power_state
);
279 l2x0_pwrst_prepare(cpu
, save_state
);
282 * Call low level function with targeted low power state.
285 cpu_suspend(save_state
, omap_pm_ops
.finish_suspend
);
287 omap_pm_ops
.finish_suspend(save_state
);
289 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD
) && cpu
)
293 * Restore the CPUx power state to ON otherwise CPUx
294 * power domain can transitions to programmed low power
295 * state while doing WFI outside the low powe code. On
296 * secure devices, CPUx does WFI which can result in
299 wakeup_cpu
= smp_processor_id();
300 pwrdm_set_next_pwrst(pm_info
->pwrdm
, PWRDM_POWER_ON
);
302 pwrdm_post_transition(NULL
);
308 * omap4_hotplug_cpu: OMAP4 CPU hotplug entry
310 * @power_state: CPU low power state.
312 int omap4_hotplug_cpu(unsigned int cpu
, unsigned int power_state
)
314 struct omap4_cpu_pm_info
*pm_info
= &per_cpu(omap4_pm_info
, cpu
);
315 unsigned int cpu_state
= 0;
317 if (omap_rev() == OMAP4430_REV_ES1_0
)
320 /* Use the achievable power state for the domain */
321 power_state
= pwrdm_get_valid_lp_state(pm_info
->pwrdm
,
324 if (power_state
== PWRDM_POWER_OFF
)
327 pwrdm_clear_all_prev_pwrst(pm_info
->pwrdm
);
328 pwrdm_set_next_pwrst(pm_info
->pwrdm
, power_state
);
329 set_cpu_wakeup_addr(cpu
, __pa_symbol(omap_pm_ops
.hotplug_restart
));
330 omap_pm_ops
.scu_prepare(cpu
, power_state
);
333 * CPU never retuns back if targeted power state is OFF mode.
334 * CPU ONLINE follows normal CPU ONLINE ptah via
335 * omap4_secondary_startup().
337 omap_pm_ops
.finish_suspend(cpu_state
);
339 pwrdm_set_next_pwrst(pm_info
->pwrdm
, PWRDM_POWER_ON
);
345 * Enable Mercury Fast HG retention mode by default.
347 static void enable_mercury_retention_mode(void)
351 reg
= omap4_prcm_mpu_read_inst_reg(OMAP54XX_PRCM_MPU_DEVICE_INST
,
352 OMAP54XX_PRCM_MPU_PRM_PSCON_COUNT_OFFSET
);
353 /* Enable HG_EN, HG_RAMPUP = fast mode */
354 reg
|= BIT(24) | BIT(25);
355 omap4_prcm_mpu_write_inst_reg(reg
, OMAP54XX_PRCM_MPU_DEVICE_INST
,
356 OMAP54XX_PRCM_MPU_PRM_PSCON_COUNT_OFFSET
);
360 * Initialise OMAP4 MPUSS
362 int __init
omap4_mpuss_init(void)
364 struct omap4_cpu_pm_info
*pm_info
;
366 if (omap_rev() == OMAP4430_REV_ES1_0
) {
367 WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
371 /* Initilaise per CPU PM information */
372 pm_info
= &per_cpu(omap4_pm_info
, 0x0);
374 pm_info
->scu_sar_addr
= sar_base
+ SCU_OFFSET0
;
375 if (cpu_is_omap44xx())
376 pm_info
->wkup_sar_addr
= sar_base
+
377 CPU0_WAKEUP_NS_PA_ADDR_OFFSET
;
379 pm_info
->wkup_sar_addr
= sar_base
+
380 OMAP5_CPU0_WAKEUP_NS_PA_ADDR_OFFSET
;
381 pm_info
->l2x0_sar_addr
= sar_base
+ L2X0_SAVE_OFFSET0
;
383 pm_info
->pwrdm
= pwrdm_lookup("cpu0_pwrdm");
384 if (!pm_info
->pwrdm
) {
385 pr_err("Lookup failed for CPU0 pwrdm\n");
389 /* Clear CPU previous power domain state */
390 pwrdm_clear_all_prev_pwrst(pm_info
->pwrdm
);
391 cpu_clear_prev_logic_pwrst(0);
393 /* Initialise CPU0 power domain state to ON */
394 pwrdm_set_next_pwrst(pm_info
->pwrdm
, PWRDM_POWER_ON
);
396 pm_info
= &per_cpu(omap4_pm_info
, 0x1);
398 pm_info
->scu_sar_addr
= sar_base
+ SCU_OFFSET1
;
399 if (cpu_is_omap44xx())
400 pm_info
->wkup_sar_addr
= sar_base
+
401 CPU1_WAKEUP_NS_PA_ADDR_OFFSET
;
403 pm_info
->wkup_sar_addr
= sar_base
+
404 OMAP5_CPU1_WAKEUP_NS_PA_ADDR_OFFSET
;
405 pm_info
->l2x0_sar_addr
= sar_base
+ L2X0_SAVE_OFFSET1
;
408 pm_info
->pwrdm
= pwrdm_lookup("cpu1_pwrdm");
409 if (!pm_info
->pwrdm
) {
410 pr_err("Lookup failed for CPU1 pwrdm\n");
414 /* Clear CPU previous power domain state */
415 pwrdm_clear_all_prev_pwrst(pm_info
->pwrdm
);
416 cpu_clear_prev_logic_pwrst(1);
418 /* Initialise CPU1 power domain state to ON */
419 pwrdm_set_next_pwrst(pm_info
->pwrdm
, PWRDM_POWER_ON
);
421 mpuss_pd
= pwrdm_lookup("mpu_pwrdm");
423 pr_err("Failed to lookup MPUSS power domain\n");
426 pwrdm_clear_all_prev_pwrst(mpuss_pd
);
427 mpuss_clear_prev_logic_pwrst();
430 /* Save device type on scratchpad for low level code to use */
431 writel_relaxed((omap_type() != OMAP2_DEVICE_TYPE_GP
) ? 1 : 0,
432 sar_base
+ OMAP_TYPE_OFFSET
);
436 if (cpu_is_omap44xx()) {
437 omap_pm_ops
.finish_suspend
= omap4_finish_suspend
;
438 omap_pm_ops
.resume
= omap4_cpu_resume
;
439 omap_pm_ops
.scu_prepare
= scu_pwrst_prepare
;
440 omap_pm_ops
.hotplug_restart
= omap4_secondary_startup
;
441 cpu_context_offset
= OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET
;
442 } else if (soc_is_omap54xx() || soc_is_dra7xx()) {
443 cpu_context_offset
= OMAP54XX_RM_CPU0_CPU0_CONTEXT_OFFSET
;
444 enable_mercury_retention_mode();
447 if (cpu_is_omap446x())
448 omap_pm_ops
.hotplug_restart
= omap4460_secondary_startup
;
455 u32
omap4_get_cpu1_ns_pa_addr(void)
457 return old_cpu1_ns_pa_addr
;
461 * For kexec, we must set CPU1_WAKEUP_NS_PA_ADDR to point to
462 * current kernel's secondary_startup() early before
463 * clockdomains_init(). Otherwise clockdomain_init() can
464 * wake CPU1 and cause a hang.
466 void __init
omap4_mpuss_early_init(void)
468 unsigned long startup_pa
;
469 void __iomem
*ns_pa_addr
;
471 if (!(soc_is_omap44xx() || soc_is_omap54xx()))
474 sar_base
= omap4_get_sar_ram_base();
476 /* Save old NS_PA_ADDR for validity checks later on */
477 if (soc_is_omap44xx())
478 ns_pa_addr
= sar_base
+ CPU1_WAKEUP_NS_PA_ADDR_OFFSET
;
480 ns_pa_addr
= sar_base
+ OMAP5_CPU1_WAKEUP_NS_PA_ADDR_OFFSET
;
481 old_cpu1_ns_pa_addr
= readl_relaxed(ns_pa_addr
);
483 if (soc_is_omap443x())
484 startup_pa
= __pa_symbol(omap4_secondary_startup
);
485 else if (soc_is_omap446x())
486 startup_pa
= __pa_symbol(omap4460_secondary_startup
);
487 else if ((__boot_cpu_mode
& MODE_MASK
) == HYP_MODE
)
488 startup_pa
= __pa_symbol(omap5_secondary_hyp_startup
);
490 startup_pa
= __pa_symbol(omap5_secondary_startup
);
492 if (soc_is_omap44xx())
493 writel_relaxed(startup_pa
, sar_base
+
494 CPU1_WAKEUP_NS_PA_ADDR_OFFSET
);
496 writel_relaxed(startup_pa
, sar_base
+
497 OMAP5_CPU1_WAKEUP_NS_PA_ADDR_OFFSET
);